Part Number Hot Search : 
TC358 FR101 1N4948G 35V4X 87LPC762 IRG7P 2SK389BL GDZJ15A
Product Description
Full Text Search
 

To Download 316133-001 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  document number: 316133-001 quad-core intel ? xeon ? processor 3200 series datasheet ?on 65 nm process in the 775- land lga package supporting intel ? 64 architecture and intel ? virtualization technology january 2007
2 quad-core intel? xeon? processor 3200 series datasheet
3 quad-core intel? xeon? processor 3200 series datasheet information in this document is prov ided in connection with intel products . no license, express or implied, by estoppel or otherwise, to any intellectual proper ty rights is granted by this document. except as provided in intel's terms and condit ions of sale for such products, intel assumes no liability whatsoever, and intel disclaims any express or implied warranty, rela ting to sale and/or use of intel products including liability or warranties relating to fitness for a particul ar purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. intel products are not intended for use in medical, life saving, or life sustaining applications. intel may make changes to specifications and product descriptions at any time, without notice. designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." int el reserves these for future definition and shall have no responsib ility whatsoever for conflicts or incompatibilities arising fro m future changes to them. the quad-core intel? xeon? processor 3200 series may contain desi gn defects or errors known as errata which may cause the product to deviate from published specifications. contact your local intel sales office or your distributor to obta in the latest specifications an d before placing your product o rder. intel processor numbers are not a measure of performance. processor numbers differentiate features within each processor family, not across different processor families. see http://www .intel.com/products/processor_number for details. over time processor numbers will increment based on changes in clock, sp eed, cache, fsb, or other feat ures, and increments are not intended to represent proportional or quantitative increases in any particular feature. current roadmap processor number progression is not necessarily representative of future ro admaps. see www.intel.com/products/processor_number for details. intel ? 64 requires a computer system with a processor, chipset, bios, operating system, device drivers, and applications enabled for intel 64. processor will not operate (i ncluding 32-bit operation) without an in tel 64-enabled bios. performance will vary depending on your hardware and software configurations. se e http://www.intel.com/technolog y/intel64/index.htm for more information includin g details on which processors support intel 64, or co nsult with your system vendor for more information. no computer system can provide absolute security under all conditions. intel ? trusted execution technology (intel ? txt) is a security technology under development by intel and re quires for operation a computer system with intel ? virtualization technology, a intel trusted execution technology-enabled intel processor, chipset, bios, authenticated code modules, and an int el or other intel trusted execution technology compatible measured virtual machine monitor. in addition, intel trusted execution technology requires the system to contain a tpmv1.2 as defined by the trusted computing group and specific software for some uses. enabling execute disable bit functionality re quires a pc with a processor with execut e disable bit capability and a supporting operating system. check with your pc manufacturer on whet her your system delivers execute disable bit functionality. intel ? virtualization technology requires a computer system with an enabled intel ? processor, bios, virtual machine monitor (vmm) and, for some uses, cert ain platform software enabled for it. functionality, performance or other benefits will vary depending on hardware and software configurations and may requir e a bios update. software applications may not be compatible with all operating systems. please check with your application vendor. intel, pentium, itanium, xeon, intel speedstep, and the intel logo are trademarks or registered trademarks of intel corporation or its subsidiaries in the united states and other countries. *other names and brands may be cl aimed as the property of others. copyright ? 2006?2007 intel corporation.
4 quad-core intel? xeon? processor 3200 series datasheet contents 1introduction ............................................................................................................11 1.1 terminology......................................................................................................11 1.1.1 processor terminology ............................................................................12 1.2 references........................................................................................................13 2 electrical specifications ...........................................................................................15 2.1 power and ground lands ....................................................................................15 2.2 decoupling guidelines ........................................................................................15 2.2.1 vcc decoupling ......................................................................................15 2.2.2 vtt decoupling ......................................................................................15 2.2.3 fsb decoupling ......................................................................................16 2.3 voltage identification .........................................................................................16 2.4 reserved, unused, and testhi signals.................................................................18 2.5 voltage and current specification ................. .......................................................19 2.5.1 absolute maximum and minimum ratings..... ..............................................19 2.5.2 dc voltage and current specification ........................................................20 2.5.3 vcc overshoot .......................................................................................22 2.5.4 die voltage validation .............................................................................23 2.6 signaling specifications ......................................................................................23 2.6.1 fsb signal groups ..................................................................................24 2.6.2 cmos and open drain signals ..................................................................25 2.6.3 processor dc specifications......................................................................26 2.6.3.1 gtl+ front side bus specifications..............................................28 2.7 clock specifications............................................................................................28 2.7.1 front side bus clock (bclk[1:0]) and pr ocessor clocking ............................28 2.7.2 fsb frequency select signals (bsel[2:0]) .................................................29 2.7.3 phase lock loop (pll) and filter...............................................................29 2.7.4 bclk[1:0] specifications .........................................................................30 3 package mechanical specifications ...........................................................................33 3.1 package mechanical drawing ........................ .......................................................33 3.2 processor component keep-out zones .................................................................38 3.3 package loading specifications ............................................................................38 3.4 package handling guidelines ...............................................................................38 3.5 package insertion specifications ................... .......................................................39 3.6 processor mass specification ...............................................................................39 3.7 processor materials ............................................................................................39 3.8 processor markings ............................................................................................39 3.9 processor land coordinates ................................................................................40 4 land listing and signal descriptions ........................................................................41 4.1 processor land assignments ...............................................................................41 4.2 alphabetical signals reference ............................................................................66 5 thermal specifications and design considerations ...................................................73 5.1 processor thermal specifications .........................................................................73 5.1.1 thermal specifications.............................................................................73 5.1.2 thermal metrology ..................................................................................76 5.2 processor thermal features ................................................................................76 5.2.1 thermal monitor .....................................................................................76 5.2.2 thermal monitor 2 ..................................................................................77 5.2.3 on-demand mode ...................................................................................78 5.2.4 prochot# signal ..................................................................................79
quad-core intel? xeon? processor 3200 series datasheet 5 5.2.5 thermtrip# signal ............................................................................... 79 5.3 platform environment control interface (peci) ...................................................... 80 5.3.1 introduction .......................................................................................... 80 5.3.1.1 key difference with legacy diode-based thermal management ....... 80 5.3.2 peci specifications ................................................................................. 81 5.3.2.1 peci device address ................................................................. 81 5.3.2.2 peci command support ............................................................ 81 5.3.2.3 peci fault handling requirements .............................................. 81 5.3.2.4 peci gettemp0() and gettemp1() error code support .................. 81 6features .................................................................................................................. 83 6.1 power-on configuration options.......................................................................... 83 6.2 clock control and low power states .................................................................... 83 6.2.1 normal state ......................................................................................... 84 6.2.2 halt and extended halt powerdown states.............................................. 84 6.2.2.1 halt powerdown state.............................................................. 84 6.2.2.2 extended halt powerdown state ................................................ 85 6.2.3 stop grant state .................................................................................... 85 6.2.4 extended halt snoop or halt snoop state, stop grant snoop state .......................................................................... 86 6.2.4.1 halt snoop state, stop grant snoop state .................................. 86 6.2.4.2 extended halt snoop state ....................................................... 86 7 boxed processor specifications ............................................................................... 87 7.1 mechanical specifications ................................................................................... 88 7.1.1 boxed processor cooling solution dimensions ............................................ 88 7.1.2 boxed processor fan heatsink weight ....................................................... 89 7.1.3 boxed processor retention mechanism and heatsink attach clip assembly ................................................................. 90 7.2 electrical requirements ...................................................................................... 90 7.2.1 fan heatsink power supply...................................................................... 90 7.3 thermal specifications ....................................................................................... 91 7.3.1 boxed processor cooling requirements ..................................................... 91 7.3.2 fan speed control operation ................................................................... 93 8 debug tools specifications ...................................................................................... 95 8.1 logic analyzer interface (lai) ............................................................................. 95 8.1.1 mechanical considerations ....................................................................... 95 8.1.2 electrical considerations.......................................................................... 95
6 quad-core intel? xeon? processor 3200 series datasheet figures 2-1 v cc static and transient tolerance.......................................................................22 2-2 v cc overshoot example waveform .......................................................................23 2-3 differential clock waveform ................................................................................31 2-4 differential clock crosspoint sp ecification .............................................................31 2-5 differential measurements ..................................................................................31 3-1 processor package assembly sketch.....................................................................33 3-2 processor package drawing sheet 1 of 3 ...............................................................35 3-3 processor package drawing sheet 2 of 3 ...............................................................36 3-4 processor package drawing sheet 3 of 3 ...............................................................37 3-5 processor top-side marking example....................................................................39 3-6 processor land coordinates and quadrants (top view) ...........................................40 4-1 land-out diagram (top view ? left side)...............................................................42 4-2 land-out diagram (top view ? right side).............................................................43 5-1 thermal profile for 105 w processor .....................................................................75 5-2 case temperature (tc) measurement location .... ..................................................76 5-3 thermal monitor 2 frequency and voltage orderi ng................................................78 5-4 conceptual fan control on peci-based platforms . ..................................................80 6-1 processor low power state machine .....................................................................84 7-1 mechanical representation of the boxed processo r .................................................87 7-2 space requirements for the boxed processor (side view)........................................88 7-3 space requirements for the boxed processor (top view) ........................................89 7-4 space requirements for the boxed processor (overall view)....................................89 7-5 boxed processor fan heatsink power cable co nnector description............................90 7-6 baseboard power header placement relative to processor socket.............................91 7-7 boxed processor fan heatsink airspace keep out requirements (side 1 view) ............92 7-8 boxed processor fan heatsink airspace keep out requirements (side 2 view) ............93
quad-core intel? xeon? processor 3200 series datasheet 7 tables 1-1 references ....................................................................................................... 13 2-1 voltage identification definition.................. ......................................................... 17 2-2 absolute maximum and minimum ratings ........... .................................................. 19 2-3 voltage and current specifications................ ....................................................... 20 2-4 v cc static and transient tolerance ...................................................................... 21 2-5 v cc overshoot specifications .............................................................................. 22 2-6 fsb signal groups............................................................................................. 24 2-7 signal characteristics......................................................................................... 25 2-8 signal reference voltages .................................................................................. 25 2-9 gtl+ signal group dc specifications ................................................................... 26 2-10 open drain and tap output signal group dc specifications .................................... 26 2-11 cmos signal group dc specifications .................................................................. 27 2-12 peci dc electrical limits .................................................................................... 27 2-13 gtl+ bus voltage definitions.............................................................................. 28 2-14 core frequency to fsb multiplier configuration ..................................................... 28 2-15 bsel[2:0] frequency table for bclk[1:0] ............................................................ 29 2-16 front side bus differential bclk specifications ...................................................... 30 2-17 fsb differential clock specifications (1066 mhz fsb) ............................................. 30 3-1 processor loading specifications ......................................................................... 38 3-2 package handling guidelines............................................................................... 38 3-3 processor materials............................................................................................ 39 4-1 alphabetical land assignments ........................................................................... 44 4-2 numerical land assignment ................................................................................ 55 4-3 signal description ............................................................................................. 66 5-1 processor thermal specifications ......................................................................... 74 5-2 thermal profile for 105 w processor..................................................................... 75 5-3 gettemp0() and gettemp1() error codes ............................................................ 81 6-1 power-on configuration option signals ............ .................................................... 83 7-1 fan heatsink power and signal specifications.... .................................................... 91
8 quad-core intel? xeon? processor 3200 series datasheet revision history revision number description date -001 ? initial release january 2007
quad-core intel? xeon? processor 3200 series datasheet 9 quad-core intel xeon processor 3200 series features the quad-core intel xeon processor 3200 series de liver intel's advanced, powerful processors for desktop pcs. the processor is designed to deliver performance across applications and usages where end-users can truly appreciate and experience the performance. these applications include internet audio and streaming video, image processing, vi deo content creation, speech, 3d, cad, games, multimedia, and multitasking user environments. intel ? 64 architecture enables the processor to execute operating systems and applications written to take advantage of the intel 64 architecture. the processor, supporting enhanced intel speedstep ? technology, allows tradeoffs to be made between performance and power consumption. the quad-core intel xeon processor 3200 series also include the execute disable bit capability. this feature, combined with a supported operating system , allows memory to be marked as executable or non-executable. the quad-core intel xeon processor 3200 series support intel ? virtualization technology. virtualization technology provides silicon-based f unctionality that works together with compatible virtual machine monitor (vmm) software to improve on software-only solutions. ? available at 2.13 ghz and 2.40 ghz ? enhanced intel speedstep ? te c h n o l o g y ? supports intel ? 64 architecture ? supports intel ? virtualization te c h n o l o g y ? supports execute disable bit capability ? binary compatible with applications running on previous members of the intel microprocessor line ? fsb frequency at 1066 mhz ? advance dynamic execution ? very deep out-of-order execution ? enhanced branch prediction ? optimized for 32-bit applications running on advanced 32-bit operating systems ? four 32-kb level 1 data caches ? two 4 mb level 2 caches ? advanced digital media boost ? enhanced floating point and multimedia unit for enhanced video, audio, encryption, and 3d performance ? power management capabilities ? system management mode ? multiple low-power states ? 8-way cache associativity provides improved cache hit rate on load/store operations ? 775-land package
10 quad-core intel? xeon? processor 3200 series datasheet
quad-core intel? xeon? processor 3200 series datasheet 11 introduction 1 introduction the quad-core intel ? xeon ? processor 3200 series are the first server quad-core processors that combine the performance and power efficiencies of four low-power microarchitecture cores to enable a new level of multi-tasking, multi-media, and gaming experiences. they are 64-bit processors that maintain compatibility with ia-32 software. the processors use flip-chip land grid array (fc-lga6) package technology, and plug into a 775-land surface mount, land grid array (lga) socket, referred to as the lga775 socket. the processors are based on 65 nm process technology. note: in this document the quad-core intel xe on processor 3200 series are referred to simply as ?processor.? the processor supports all the existing st reaming simd extensions 2 (sse2) and streaming simd extensions 3 (sse3). the processor supports several advanced technologies including execute disable bit, intel ? 64 architecture, and intel ? virtualization technology (vt). the processor's front side bus (fsb) uses a split-transaction, deferred reply protocol like the intel ? pentium ? 4 processor. the fsb uses source-synchronous transfer (sst) of address and data to improve performance by transferring data four times per bus clock (4x data transfer rate, as in agp 4x). along with the 4x data bus, the address bus can deliver addresses two times per bus clock and is referred to as a "double- clocked" or 2x address bus. working toge ther, the 4x data bus and 2x address bus provide a data bus bandwidth of up to 8.5 gb/s. the processor uses some of the infrastructure already enabled by the 775_vr_config_05b platforms including heatsink, heatsink retention mechanism, and socket. supported platforms may need to be refreshed to ensure the correct voltage regulation (vrd11) an d peci support is enabled. manufacturability is a high priority; hence, mechanical assembly may be completed from the top of the baseboard and should not require any special tooling. the processor includes an address bus powe r-down capability that removes power from the address and data signals when the fsb is not in use. this feature is always enabled on the processor. 1.1 terminology a ?#? symbol after a signal name refers to an active low signal, indicating a signal is in the active state when driven to a low level. for example, when reset# is low, a reset has been requested. conversely, when nmi is high, a nonmaskable interrupt has occurred. in the case of signals where the name does not imply an active state but describes part of a binary sequence (such as address or data ), the ?#? symbol implies that the signal is inverted. for example, d[3:0] = ?hlhl? refers to a hex ?a?, and d[3:0]# = ?lhlh? also refers to a hex ?a? (h= high logic level, l= low logic level). ?front side bus? refers to the interface between the processor and system core logic (a.k.a. the chipset components ). the fsb is a multiprocessing interface to processors, memory, and i/o.
introduction 12 quad-core intel? xeon? processor 3200 series datasheet 1.1.1 processor terminology commonly used terms are expl ained here for clarification: ? quad-core intel xeon pr ocessor 3200 series - quad core processor in the fc- lga6 package with a 2x4 mb l2 cache. ? processor ? for this document, the term processor is the generic form of the quad-core intel ? xeon ? processor 3200 series. the processor is a single package that contains one or more execution units. ? keep-out zone ? the area on or near the processor that system design can not utilize. ? processor core ? processor core die with integrated l2 cache. ? lga775 socket ? the processor mates with the system board through a surface mount, 775-land, lga socket. ? integrated heat spreader (ihs) ?a component of the processor package used to enhance the thermal performance of the package. component thermal solutions interface with the processor at the ihs surface. ? retention mechanism (rm) ? since the lga775 socket does not include any mechanical features for heatsink attach, a retention mechanism is required. component thermal solutions should attach to the processor via a retention mechanism that is independent of the socket. ? fsb (front side bus) ? the electrical interface that connects the processor to the chipset. also referred to as the proc essor system bus or the system bus. all memory and i/o transactions as well as interrupt messages pass between the processor and chipset over the fsb. ? storage conditions ? refers to a non-operational state. the processor may be installed in a platform, in a tray, or loose. processors may be sealed in packaging or exposed to free air. under these conditions, processor lands should not be connected to any supply voltages, have any i/os biased, or receive any clocks. upon exposure to ?free air? (that is, unse aled packaging or a device removed from packaging material) the processor must be handled in accordance with moisture sensitivity labeling (msl) as indi cated on the packaging material. ? functional operation ? refers to normal operating conditions in which all processor specifications, including dc, ac, system bus, signal quality, mechanical and thermal are satisfied. ? execute disable bit ? the execute disable bit allows memory to be marked as executable or non-executable, when combin ed with a supporting operating system. if code attempts to run in non-executable memory the processor raises an error to the operating system. this feature can prevent some classes of viruses or worms that exploit buffer over run vulnerabilitie s and can thus help improve the overall security of the system. see the intel ? architecture software developer's manual for more detailed information. ? intel ? 64 architecture ? an enhancement to intel's ia-32 architecture, allowing the processor to execute operating systems and applications written to take advantage of the intel 64 architecture. fu rther details on intel 64 architecture and programming model can be found in the intel extended memory 64 technology software developer guide at http://developer.intel.com/technology/ 64bitextensions/.
quad-core intel? xeon? processor 3200 series datasheet 13 introduction ? enhanced intel technology speedstep ? technology ? enhanced intel technology speedstep ? technology allows trade-offs to be made between performance and power consumptions, based on processor utilization. this may lower average power consumption (in conjunction with os support). ? intel ? virtualization technology (intel ? vt) ? intel virtualization technology provides silicon-based functionality that works together with compatible virtual machine monitor (vmm) software to improv e upon software-only solutions. because this virtualization hardware provides a ne w architecture upon which the operating system can run directly, it removes the need for binary translation. thus, it helps eliminate associated performance overhead and vastly simplifies the design of the vmm, in turn allowing vmms to be wri tten to common standards and to be more robust. see the intel ? virtualization technology specification for the ia-32 intel ? architecture for more details. 1.2 references material and concepts available in the fo llowing documents may be beneficial when reading this document. table 1-1. references document location quad-core intel? xeon? processor 3200 series specification update http://www.intel.com/design/ processor/specupdt/315593.htm quad-core intel? xeon? processor 3200 series thermal and mechanical design guidelines http://www.intel.com/design/ processor/designex/315594.htm voltage regulator-down (vrd) 11.0 processor power delivery design guidelines for desktop lga775 socket http://www.intel.com/design/ processor/applnots/313214.htm balanced technology extended (btx) system design guide www.formfactors.org intel ? virtualization technology specification for the ia-32 intel ? architecture http://www.intel.com/ technology/computing/vptech/ index.htm lga775 socket mechanical design guide http://intel.com/design/ pentium4/guides/302666.htm intel ? 64 and ia-32 architecture so ftware developer?s manuals volume 1: basic architecture http://www.intel.com/products/ processor/manuals/ volume 2a: instruction set reference, a-m http://www.intel.com/products/ processor/manuals/ volume 2b: instruction set reference, n-z http://www.intel.com/products/ processor/manuals/ volume 3a: system programming guide http://www.intel.com/products/ processor/manuals/ volume 3b: system programming guide http://www.intel.com/products/ processor/manuals/
introduction 14 quad-core intel? xeon? processor 3200 series datasheet
quad-core intel? xeon? processor 3200 series datasheet 15 electrical specifications 2 electrical specifications this chapter describes the electrical charac teristics of the processor interfaces and signals. dc electrical characteristics are provided. 2.1 power and ground lands the processor has vcc (power), vtt and vss (ground) inputs for on-chip power distribution. all power lands must be connected to v cc , while all v ss lands must be connected to a system ground plane. the processor vcc lands must be supplied the voltage determined by the v oltage id entification (vid) lands. the signals are denoted as vtt, which provide termination for the front side bus and power to the i/o buffers. a separate supply must be implemented for these lands, that meets the v tt specifications outlined in ta b l e 2 - 3 . 2.2 decoupling guidelines due to its large number of transistors and high internal clock speeds, the processor is capable of generating large current swings. this may cause voltages on power planes to sag below their minimum specified values if bulk decoupling is not adequate. larger bulk storage (c bulk ), such as electrolytic or aluminum-polymer capacitors, supply current during longer lasting changes in current demand by the component, such as coming out of an idle condition. similarly, they act as a storage well for current when entering an idle condition from a running co ndition. the motherboard must be designed to ensure that the voltage provided to the processor remains within the specifications listed in ta b l e 2 - 3 . failure to do so can result in timing violations or reduced lifetime of the component. 2.2.1 v cc decoupling v cc regulator solutions need to provide sufficient decoupling capacitance to satisfy the processor voltage specifications. this includes bulk capacitance with low effective series resistance (esr) to keep the voltage rail with in specifications during large swings in load current. in addition, ceramic decoupling capacitors are required to filter high frequency content generated by the front si de bus and processor activity. consult the voltage regulator-down (vrd) 11.0 processor power delivery design guidelines for desktop lga775 socket . 2.2.2 v tt decoupling decoupling must be provided on the motherboard. decoupling solutions must be sized to meet the expected load. to insure complia nce with the specifications, various factors associated with the power delivery solution must be considered including regulator type, power plane and trace sizing, and component placement. a conservative decoupling solution would consist of a combination of low esr bulk capacitors and high frequency ceramic capacitors.
electrical specifications 16 quad-core intel? xeon? processor 3200 series datasheet 2.2.3 fsb decoupling the processor integrates signal termination on the die. in addition, some of the high frequency capacitance required for the fsb is included on the processor package. however, additional high frequency capacita nce must be added to the motherboard to properly decouple the return currents from the front side bus. bulk decoupling must also be provided by the motherboard for proper [a]gtl+ bus operation. 2.3 voltage identification the voltage identification (vid) specification for the processor is defined by the voltage regulator-down (vrd) 11.0 processor powe r delivery design guidelines for desktop lga775 socket . the voltage set by the vid signals is the reference vr output voltage to be delivered to the processor v cc pins (see chapter 2.5.3 for v cc overshoot specifications). refer to ta b l e 2 - 1 1 for the dc specifications for these signals. voltages for each processor frequency is provided in ta b l e 2 - 3 . individual processor vid values may be calibrated during manufacturing such that two devices at the same core speed may have different default vid settings. this is reflected by the vid range values provided in ta b l e 2 - 3 . refer to the quad-core intel? xeon? processor 3200 series specification update for further details on specific valid core frequency and vid values of the proce ssor. note that this differs from the vid employed by the processor during a power management event (thermal monitor 2, enhanced intel speedstep ? technology, or extended halt state). the processor uses six voltage identification signals, vid[7:0], to support automatic selection of power supply voltages. ta b l e 2 - 1 specifies the voltage level corresponding to the state of vid[7:0]. a ?1? in this table refers to a high voltage level and a ?0? refers to a low voltage level. if the processor socket is empty (vid[7:0] = 11111111), or the voltage regulation circuit cannot supply the vo ltage that is requested, it must disable itself. the voltage regulator-down (vrd) 11.0 processor power delivery design guidelines for desktop lga775 socket defines vid [7:0], vid7 and vid0 are not used on the processor; vid0 and vid7 are strapped to v ss on the processor package. vid0 and vid7 must be connected to the vr controller for compatibility with future processors. the processor provides the ability to operate while transitioning to an adjacent vid and its associated processor core voltage (v cc ). this will represent a dc shift in the load line. it should be noted that a low-to-high or high-to-low voltage state change may result in as many vid transitions as necessary to reach the target core voltage. transitions above the specified vid are not permitted. ta b l e 2 - 3 includes vid step sizes and dc shift ranges. minimum and maximum vo ltages must be maintained as shown in ta b l e 2 - 4 and figure 2-1 as measured across the vcc_sense and vss_sense lands. the vrm or vrd utilized must be capable of regulating its output to the value defined by the new vid. dc specifications for dynamic vid transitions are included in ta b l e 2 - 3 and ta b l e 2 - 4 . refer to the voltage regulator-down (vrd) 11.0 processor power delivery design guidelines for desktop lga775 socket for further details.
quad-core intel? xeon? processor 3200 series datasheet 17 electrical specifications table 2-1. voltage identification definition vid6 vid5 vid4 vid3 vid2 vid1 v cc_max vid6 vid5 vid4 vid3 vid2 vid1 v cc_max 11110 10.8500 0111101. 2375 11110 00.8625 0111011. 2500 11101 10.8750 0111001. 2625 11101 00.8875 0110111. 2750 11100 10.9000 0110101. 2875 11100 00.9125 0110011. 3000 11011 10.9250 0110001. 3125 11011 00.9375 0101111. 3250 11010 10.9500 0101101. 3375 1 1 0 1 0 00.9625 0101011. 3500 1 1 0 0 1 10.9750 0101001. 3625 1 1 0 0 1 00.9875 0100111. 3750 1 1 0 0 0 11.0000 0100101. 3875 1 1 0 0 0 01.0125 0 1 0 0 0 1 1.4000 1011111.0250 0100001. 4125 1011101.0375 0011111. 4250 1011011.0500 0011101. 4375 1011001.0625 0011011. 4500 1010111.0750 0011001. 4625 1010101.0875 0010111. 4750 1010011.1000 0010101. 4875 1010001.1125 0010011. 5000 1001111.1250 0010001. 5125 1001101.1375 0001111. 5250 1001011.1500 0001101. 5375 1001001.1625 0001011. 5500 1000111.1750 0001001. 5625 1000101.1875 0000111. 5750 1000011.2000 0000101. 5875 1000001.2125 0000011. 6000 0111111.2250 000000 off
electrical specifications 18 quad-core intel? xeon? processor 3200 series datasheet 2.4 reserved, unused, and testhi signals all reserved lands must re main unconnected. connection of these lands to v cc , v ss , v tt , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. see chapter 4 for a land listing of the processor and the location of all reserved lands. in a system level design, on-die termination has been included by the processor to allow signals to be terminated within the processor silicon. most unused gtl+ inputs should be left as no connects as gtl+ term ination is provided on the processor silicon. however, see ta b l e 2 - 6 for details on gtl+ signals that do not include on-die termination. unused active high inputs, should be connected through a resistor to ground (v ss ). unused outputs can be left unconnected, ho wever this may interfere with some tap functions, complicate debug probing, and pr event boundary scan testing. a resistor must be used when tying bidirectional signals to power or ground. when tying any signal to power or ground, a resistor will also allow for system testability. resistor values should be within 20% of the im pedance of the motherboard trace for front side bus signals. for unused gtl+ input or i/o signals, use pull-up resistors of the same value as the on-die termination resistors (rtt). for details see ta b l e 2 - 1 3 . tap and cmos signals do not include on-die termination. inputs and utilized outputs must be terminated on the motherboard. unused outputs may be terminated on the motherboard or left unconnected. note th at leaving unused outputs unterminated may interfere with some tap functions, complic ate debug probing, and prevent boundary scan testing. all testhi[13,11:10,7:0] lands should be individually connected to v tt via a pull-up resistor which matches the nominal trace impedance. the testhi signals may use individual pull-up resistors or be grouped together as detailed below. a matched resistor must be used for each group: ?testhi[1:0] ?testhi[7:2] ? testhi10 ? cannot be groupe d with other testhi signals ? testhi11 ? cannot be groupe d with other testhi signals ? testhi13 ? cannot be groupe d with other testhi signals however, use of boundary scan test will not be functional if these lands are connected together. for optimum noise margin, all pull-up resistor values used for testhi[13,11:10,7:0] lands should have a resistance value within 20% of the impedance of the board transmission line traces. for example, if the nominal trace impedance is 50 , then a value between 40 and 60 should be used.
quad-core intel? xeon? processor 3200 series datasheet 19 electrical specifications 2.5 voltage and current specification 2.5.1 absolute maximum and minimum ratings ta b l e 2 - 2 specifies absolute maximum and mini mum ratings only and lie outside the functional limits of the processor. within f unctional operation limits, functionality and long-term reliability can be expected. at conditions outside functional operatio n condition limits, but within absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. if a device is returned to conditio ns within functional operation limits after having been subjected to conditions outs ide these limits, but within the absolute maximum and minimum ratings, the device may be functional, but with its lifetime degraded depending on exposure to condit ions exceeding the functional operation condition limits. at conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. moreover, if a device is subjected to these conditions for any length of time then, when returned to conditions within the functional operating condition limits, it will either not function, or its reliability will be severely degraded. although the processor contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields. table 2-2. absolute maximu m and minimum ratings symbol parameter min max unit notes 1,2 notes: 1. for functional operation, all processor electrical, signal qu ality, mechanical and thermal specifications must be satisfied. 2. excessive overshoot or undershoot on any signal will likely result in permanent damage to the processor. v cc core voltage with respect to v ss ?0.3 1.55 v - v tt fsb termination voltage with respect to v ss ?0.3 1.55 v - t c processor case temperature see chapter 5 see chapter 5 c - t storage processor storage temperature ?40 85 c 3, 4, 5 3. storage temperature is applicable to storage co nditions only. in this scenario, the processor must not receive a clock, and no lands can be co nnected to a voltage bias . storage within these limits will not affect the long-term reliability of the device. for functional operation, refer to the processor case temperature specifications. 4. this rating applies to the processor an d does not include any tray or packaging. 5. failure to adhere to this specification can affect the long term reliability of the processor.
electrical specifications 20 quad-core intel? xeon? processor 3200 series datasheet 2.5.2 dc voltage and current specification table 2-3. voltage and current specifications symbol parameter min typ max unit notes 1, 2 notes: 1. unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. these specifications will be updated with characterized data from silicon measurements at a later date. 2. adherence to the voltage specificatio ns for the processor are required to ensure reliable processor operation. vid range vid 0.8500 ? 1.5 v 3 3. each processor is programmed with a maximum valid voltage identification value (vid), which is set at manufacturing and can not be altered. individual maximum vid values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the vid range. note this differs from the vid employed by the processor during a power management event (thermal monitor 2, enhanced intel speedstep ? technology, or extended halt state). v cc processor number x3220 x3210 v cc for 775_vr_config_05b 2.40 ghz 2.13 ghz refer to ta b l e 2 - 4 and figure 2-1 v 4, 5, 6 4. these voltages are targets only. a variable voltage source should exist on systems in the event that a different voltage is required. see section 2.3 and table 2-1 for more information. 5. the voltage specification requirements are measured across vcc_sense and vss_sense lands at the socket with a 100 mhz bandwidth oscilloscope, 1. 5 pf maximum probe capacitance, and 1 m minimum impedance. the maximum length of ground wire on the probe should be less than 5 mm. ensure external noise from the system is not coupled into the oscilloscope probe. 6. refer to table 2-4 and figure 2-1 for the minimum, typical, and maximum v cc allowed for a given current. the processor should not be subjected to any v cc and i cc combination wherein v cc exceeds v cc_max for a given current. v cc_boot default v cc voltage for initial power up ? 1.10 ? v v ccpll pll v cc - 5% 1.50 + 5% i cc processor number x3220 x3210 i cc for 775_vr_config_05b 2.40 ghz 2.13 ghz ?? 125 115 a 7 7. i cc_max specification is based on the v cc_max loadline. refer to figure 2-1 for details. i sgnt processor number x3220 x3210 i cc stop-grant for 775_vr_config_05b 2.40 ghz 2.13 ghz ?? 125 115 a 8, 9 8. the current specified is also for autohalt state. 9. i cc stop-grant is specified at v cc_max . i tcc i cc tcc active ? ? i cc a 10 10.the maximum instantaneous current the processor will draw while the thermal control circuit is active (as indicated by the assertion of prochot#) is the same as the maximum i cc for the processor. v tt fsb termination voltage (dc + ac specifications) 1.14 1.20 1.26 v 11, 12 11.v tt must be provided via a separate volt age source and not be connected to v cc . this specification is measured at the land. 12.baseboard bandwidth is limited to 20 mhz. vtt_out_left and vtt_out_right i cc dc current that may be drawn from vtt_out_left and vtt_out_right per pin ? ? 580 ma i tt i cc for v tt supply before v cc stable i cc for v tt supply after v cc stable ??8.0 7.0 a 13 i cc_vccpll i cc for pll land ? ? 130 ma i cc_gtlref i cc for gtlref ? -? 200 a
quad-core intel? xeon? processor 3200 series datasheet 21 electrical specifications 13.this is maximum total current drawn from v tt plane by only the processor. th is specification does not include the current coming from r tt (through the signal line). refer to the voltage regulator-down (vrd) 11.0 processor power delivery design guidelin es for desktop lga775 socket to determine the total i tt drawn by the system. this parameter is based on design characterization and is not tested. table 2-4. v cc static and transient tolerance i cc (a) voltage deviation from vid setting (v) 1, 2, 3, 4 notes: 1. the loadline specification includes both static and transient limits except for overshoot allowed as shown in section 2.5.3 . 2. this table is intended to aid in reading discrete points on figure 2-1 . 3. the loadlines specify voltage limits at the die measured at the vcc_sense and vss_sense lands. voltage regulation feedback for voltage regulator circuits must be taken from processor vcc and vss lands. refer to the voltage regulator-down (vrd) 11.0 processor power delivery design guidelines for desktop lga775 socket for socket loadline guidelines and vr implementation details. 4. adherence to this loadline specification is re quired to ensure reliab le processor operation. maximum voltage 1.30 m typical voltage 1.38 m minimum voltage 1.45 m 0 0.000 -0.019 -0.038 5 -0.007 -0.026 -0.045 10 -0.013 -0.033 -0.053 15 -0.020 -0.040 -0.060 20 -0.026 -0.047 -0.067 25 -0.033 -0.053 -0.074 30 -0.039 -0.060 -0.082 35 -0.046 -0.067 -0.089 40 -0.052 -0.074 -0.096 45 -0.059 -0.081 -0.103 50 -0.065 -0.088 -0.111 55 -0.072 -0.095 -0.118 60 -0.078 -0.102 -0.125 65 -0.085 -0.108 -0.132 70 -0.091 -0.115 -0.140 75 -0.098 -0.122 -0.147 78 -0.101 -0.126 -0.151 85 -0.111 -0.136 -0.161 90 -0.117 -0.143 -0.169 95 -0.124 -0.150 -0.176 100 -0.130 -0.157 -0.183 105 -0.137 -0.163 -0.190 110 -0.143 -0.170 -0.198 115 -0.150 -0.177 -0.205 120 -0.156 -0.184 -0.212 125 -0.163 -0.191 -0.219
electrical specifications 22 quad-core intel? xeon? processor 3200 series datasheet notes: 1. the loadline specification includes both static and tr ansient limits except for overshoot allowed as shown in section 2.5.3 . 2. this loadline specification shows th e deviation from the vid set point. 3. the loadlines specify voltage limits at the die meas ured at the vcc_sense and vss_sense lands. voltage regulation feedback for voltage regulator circuits must be taken from processor vcc and vss lands. refer to the voltage regulator-down (vrd) 11.0 processor po wer delivery design gu idelines for desktop lga775 socket for socket loadline guidelines and vr implementation details. 2.5.3 v cc overshoot the processor can tolerate short transient overshoot events where v cc exceeds the vid voltage when transitioning from a high to low current load condition. this overshoot cannot exceed vid + v os_max (v os_max is the maximum allowable overshoot voltage). the time duration of the overshoot event must not exceed t os_max (t os_max is the maximum allowable time duration above vid). these specifications apply to the processor die voltage as measured acro ss the vcc_sense and vss_sense lands. figure 2-1. v cc static and transient tolerance vid - 0.000 vid - 0.013 vid - 0.025 vid - 0.038 vid - 0.050 vid - 0.063 vid - 0.075 vid - 0.088 vid - 0.100 vid - 0.113 vid - 0.125 vid - 0.138 vid - 0.150 vid - 0.163 vid - 0.175 vid - 0.188 vid - 0.200 vid - 0.213 vid - 0.225 0 102030405060708090100110120 icc [a] vcc [v] vcc maximum vcc typical vcc minimum table 2-5. v cc overshoot specifications symbol parameter min max unit figure notes v os_max magnitude of v cc overshoot above vid ? 50 mv 2-2 1 notes: 1. adherence to these specificat ions is required to ensure reliable processor operation. t os_max time duration of v cc overshoot above vid ? 25 s 2-2 1
quad-core intel? xeon? processor 3200 series datasheet 23 electrical specifications notes: 1. v os is measured overshoot voltage. 2. t os is measured time duration above vid. 2.5.4 die voltage validation overshoot events on processor must meet the specifications in ta b l e 2 - 5 when measured across the vcc_sense and vss_sense lands. overshoot events that are < 10 ns in duration may be ignored. these measurements of processor die level overshoot must be taken with a bandwidth limited oscilloscope set to a greater than or equal to 100 mhz bandwidth limit. 2.6 signaling specifications most processor front side bus signals use gunning transceiver logic (gtl+) signaling technology. this technology provides im proved noise margins and reduced ringing through low voltage swings and controlled edge rates. platforms implement a termination voltage level for gtl+ signals defined as v tt . because platforms implement separate power planes for each processor (and chipset), separate v cc and v tt supplies are necessary. this configuration allows for improved noise tolerance as processor frequency increases. speed enhancements to data and address busses have caused signal integrity considerations and platform design methods to become even more critical than with previous processor families. the gtl+ inputs require a reference voltage (g tlref) which is used by the receivers to determine if a signal is a logical 0 or a lo gical 1. gtlref must be generated on the motherboard (see ta b l e 2 - 1 3 for gtlref specifications). termination resistors (r tt ) for gtl+ signals are provided on the processor silicon and are terminated to v tt . intel chipsets will also provide on-die termination, thus eliminating the need to terminate the bus on the motherboard for most gtl+ signals. figure 2-2. v cc overshoot example waveform example overshoot waveform 0 5 10 15 20 25 time [us] voltage [v] vid - 0.000 vid + 0.050 v os t os t os : overshoot time above vid v os : overshoot above vid
electrical specifications 24 quad-core intel? xeon? processor 3200 series datasheet 2.6.1 fsb signal groups the front side bus signals have been combined into groups by buffer type. gtl+ input signals have differential input buffers, whic h use gtlref[3:0] as a reference level. in this document, the term ?gtl+ input? refers to the gtl+ input group as well as the gtl+ i/o group when receiving. similarly, ?gtl+ output? refers to the gtl+ output group as well as the gtl+ i/o group when driving. with the implementation of a source synchr onous data bus comes the need to specify two sets of timing parameters. one set is for common clock signals which are dependent upon the rising edge of bclk0 (ads#, hit#, hitm#, etc.) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as the risi ng edge of bclk0. asychronous signals are still present (a20m#, ignne#, and so forth) an d can become active at any time during the clock cycle. ta b l e 2 - 6 identifies which signals are common clock, source synchronous, and asynchronous. notes: 1. refer to section 4.2 for signal descriptions. 2. in processor systems where no debug port is implemen ted on the system board, these signals are used to support a debug port interposer. in systems with the debug port implemented on the system board, these signals are no connects. 3. the value of these signals during the active-to-inacti ve edge of reset# defines the processor configuration options. see section 6.1 for details. 4. prochot# signal type is open drain output and cmos input. table 2-6. fsb signal groups signal group type signals 1 gtl+ common clock input synchronous to bclk[1:0] bpri#, defer#, reset#, rs[2:0]#, trdy# gtl+ common clock i/o synchronous to bclk[1:0] ads#, bnr#, bpm[5:0]#, bpmb[3:0]#, br0#, dbsy#, drdy#, hit#, hitm#, lock# gtl+ source synchronous i/o synchronous to assoc. strobe gtl+ strobes synchronous to bclk[1:0] adstb[1:0]#, dstbp[3:0]#, dstbn[3:0]# cmos a20m#, ignne#, init#, lint0/intr, lint1/nmi, smi#, stpclk#, pwrgood, tck, tdi, tms, trst#, bsel[2:], vid[7:0] open drain output ferr#/pbe#, ierr#, thermtrip#, tdo open drain input/ output prochot# 4 fsb clock clock bclk[1:0], itp_clk[1:0] 2 power/other vcc, vtt, vcca, vcciopll, vccpll, vss, vssa, gtlref[3:0], comp[8,3:0], reserved, testhi[13,11:10,7:0], vcc_sense, vcc_mb_regulation, vss_sense, vss_mb_regulation, dbr# 2 , vtt_out_left, vtt_out_righ t, vtt_sel, fcx, peci, msid[1:0] signals associated strobe req[4:0]#, a[16:3]# 3 adstb0# a[35:17]# 3 adstb1# d[15:0]#, dbi0# dstbp0#, dstbn0# d[31:16]#, dbi1# dstbp1#, dstbn1# d[47:32]#, dbi2# dstbp2#, dstbn2# d[63:48]#, dbi3# dstbp3#, dstbn3#
quad-core intel? xeon? processor 3200 series datasheet 25 electrical specifications . . 2.6.2 cmos and open drain signals legacy input signals such as a20m#, ig nne#, init#, smi#, an d stpclk# use cmos input buffers. all of the cmos and open dr ain signals are required to be asserted/ deasserted for at least four bclks for the processor to recognize the proper signal state. see section 2.6.3 for the dc specifications. see section 6.2 for additional timing requirements for entering and leaving the low power states. table 2-7. signal characteristics signals with r tt signals with no r tt a[35:3]#, ads#, adstb[1:0]#, bnr#, bpri#, d[63:0]#, dbi[3:0]#, db sy#, defer#, drdy#, dstbn[3:0]#, dstbp[3:0]#, hit#, hitm#, lock#, prochot#, req[4:0]#, rs[2:0]#, trdy# a20m#, bclk[1:0], bsel[2:0], comp[8,3:0], ignne#, init#, itp_clk[1:0], lint0/intr, lint1/ nmi, pwrgood, reset#, smi#, stpclk#, testhi[13,11:10,7:0], vid[7:0], gtlref[3:0], tck, tdi, tms, trst#, msid[1:0], vtt_sel open drain signals 1 notes: 1. signals that do not have r tt , nor are actively driven to their high-voltage level. thermtrip#, ferr#/pbe#, ierr#, bpm[5:0]#, bpmb[3:0]#, br0#, tdo, fcx table 2-8. signal reference voltages gtlref v tt /2 bpm[5:0]#, bpmb[3:0]#, reset#, bnr#, hit#, hitm#, br0#, a[35:0]#, ads#, adstb[1:0]#, bpri#, d[63:0]#, dbi[3:0]#, dbsy#, defer#, drdy#, dstbn[3:0]#, dstbp[3:0]#, lock#, req[4:0]#, rs[2:0]#, trdy# a20m#, lint0/intr, lint1/nmi, ignne#, init#, prochot#, pwrgood 1 , smi#, stpclk#, tck 1 , tdi 1 , tms 1 , trst# 1 notes: 1. these signals also have hysteresis added to the refere nce voltage. see ta b l e 2 - 1 0 for more information.
electrical specifications 26 quad-core intel? xeon? processor 3200 series datasheet 2.6.3 processor dc specifications the processor dc specifications in this section are defined at the processor core (pads) unless otherwise stated. all specifications apply to all frequencies and cache sizes unless otherwise stated. table 2-9. gtl+ signal group dc specifications symbol parameter min max unit notes 1 notes: 1. unless otherwise noted, all specifications in this table apply to all processor frequencies. v il input low voltage -0.10 gtlref ? 0.10 v 2, 3 2. v il is defined as the voltage range at a receiving agent th at will be interpre ted as a logical low value. 3. the v tt referred to in these specific ations is the instantaneous v tt . v ih input high voltage gtlref + 0.10 v tt + 0.10 v 3 , 4, 5 4. v ih is defined as the voltage range at a receiving agent that will be interpreted as a logical high value. 5. v ih and v oh may experience excursions above v tt . v oh output high voltage v tt ? 0.10 v tt v 3 , 5 i ol output low current n/a v tt_max / [(r tt_min )+(2*r on_min )] a- i li input leakage current n/a 200 a 6 6. leakage to v ss with land held at v tt . i lo output leakage current n/a 200 a 7 7. leakage to v tt with land held at 300 mv. r on buffer on resistance 10 13 table 2-10. open drain and tap output signal group dc specifications symbol parameter min max unit notes 1 notes: 1. unless otherwise noted, all specifications in this table apply to all processor frequencies. v ol output low voltage 0 0.20 v - i ol output low current 16 50 ma 2 2. measured at v tt * 0.2. i lo output leakage current n/a 200 a 3 3. for vin between 0 and v oh .
quad-core intel? xeon? processor 3200 series datasheet 27 electrical specifications note: 1. v tt supplies the peci interface. pe ci behavior does not affect v tt min/max specifications. 2. the leakage specification applies to powered devices on the peci bus. 3. the input buffers use a schmitt-triggered input design for improved noise immunity. table 2-11. cmos signal group dc specifications symbol parameter min max unit notes 1 notes: 1. unless otherwise noted, all specifications in this table apply to all processor frequencies. v il input low voltage -0.10 v tt * 0.30 v 2, 3 2. vil is defined as the voltage range at a receiving agent that will be interpreted as a logical low value. 3. the vtt referred to in these specifications refers to instantaneous vtt. v ih input high voltage v tt * 0.70 v tt + 0.10 v 3, 4, 5 4. vih is defined as the voltage range at a receiving ag ent that will be interpreted as a logical high value. 5. vih and voh may experience excursions above vtt. v ol output low voltage -0.10 v tt * 0.10 v 3 v oh output high voltage 0.90 * v tt v tt + 0.10 v 3, 5,6 6. all outputs are open drain. i ol output low current 1.70 4.70 ma 3, 7 7. iol is measured at 0.10 * vtt. ioh is measured at 0.90 * vtt. i oh output high current 1.70 4.70 ma 3, 7 i li input leakage current n/a 100 a 8 8. leakage to vss with land held at vtt. i lo output leakage current n/a 100 a 9 9. leakage to vtt with land held at 300 mv table 2-12. peci dc electrical limits symbol definition and conditions min max units notes v in input voltage range -0.30 v tt v v hysteresi s hysteresis 0.1 * v tt ?v3 v n negative-edge threshold voltage 0.275 * v tt 0.500 * v tt v v p positive-edge threshold voltage 0.550 * v tt 0.725 * v tt v i source high level output source (v oh = 0.75 * v tt ) -6.0 n/a ma i sink low level output sink (v ol = 0.25 * v tt ) 0.5 1.0 ma i leak+ high impedance state leakage to v tt n/a 50 a 2 i leak- high impedance leakage to gnd n/a 10 a 2 c bus bus capacitance ?10pf v noise signal noise immunity above 300 mhz 0.1 * v tt ?v p-p
electrical specifications 28 quad-core intel? xeon? processor 3200 series datasheet 2.6.3.1 gtl+ front side bus specifications in most cases, termination resistors are not required as these are integrated into the processor silicon. see ta b l e 2 - 7 for details on which gtl+ signals do not include on-die termination. valid high and low levels are determined by the input buffers by comparing with a reference voltage called gtlref. ta b l e 2 - 1 3 lists the gtlref specifications. the gtl+ reference voltage (gtlref) should be ge nerated on the system board using high precision voltage divider circuits. 2.7 clock specifications 2.7.1 front side bus clock (bcl k[1:0]) and processor clocking bclk[1:0] directly controls the fsb interface speed as well as the core frequency of the processor. as in previous generation processors, the processor?s core frequency is a multiple of the bclk[1:0] frequency. the processor bus ratio multiplier will be set at its default ratio during manufacturing. the processor uses a differential clocking implementation. for more information on the processor clocking, contact your intel field representative. table 2-13. gtl+ bus voltage definitions symbol parameter min typ max units notes 1 notes: 1. unless otherwise noted, all specifications in this table apply to all processor frequencies. gtlref_pu gtlref pull-up resistor 124 * 0.99 124 124 * 1.01 2 2. gtlref is to be generated from v tt by a voltage divider of 1% resistors (one divider for each gtleref land). refer to the applicable platform design guide . gtlref_pd gtlref pull-down re sistor 210 * 0.99 210 210 * 1.01 2 r tt termination resistance 45 50 55 3 3. r tt is the on-die termination resistance measured at v tt /3 of the gtl+ output driver. comp[3:0] comp resistance 49.40 49.90 50.40 4 4. comp resistance must be prov ided on the system board with 1% resistors. comp[3:0] and comp8 resistors are to v ss . comp8 comp resistance 24.65 24.90 25.15 4 table 2-14. core frequency to fsb multiplier configuration multiplication of system core frequency to fsb frequency core frequency (266 mhz bclk/1066 mhz fsb) notes 1, 2 notes: 1. individual processors operate only at or below the rated frequency. 2. listed frequencies are not necessarily committed production frequencies. 1/6 1.60 ghz - 1/7 1.87 ghz - 1/8 2.13 ghz - 1/9 2.40 ghz - 1/10 2.66 ghz - 1/11 2.93 ghz - 1/12 3.20 ghz -
quad-core intel? xeon? processor 3200 series datasheet 29 electrical specifications 2.7.2 fsb frequency select signals (bsel[2:0]) the bsel[2:0] signals are used to select the frequency of the processor input clock (bclk[1:0]). ta b l e 2 - 1 5 defines the possible combinations of the signals and the frequency associated with each combination. the required frequency is determined by the processor, chipset, and clock synthesizer. all agents must operate at the same frequency. the processor will operate at a 1066 mhz fsb frequency (selected by a 266 mhz bclk[1:0] frequency). individual processors will only operate at their specified fsb frequency. 2.7.3 phase lock loop (pll) and filter an on-die pll filter solution will be implem ented on the processor. the vccpll input is used for the pll. refer to ta b l e 2 - 3 for dc specifications. table 2-15. bsel[2:0] frequency table for bclk[1:0] bsel2 bsel1 bsel0 fsb frequency l l l 266 mhz l l h reserved l h h reserved l h l reserved h h l reserved h h h reserved h l h reserved h l l reserved
electrical specifications 30 quad-core intel? xeon? processor 3200 series datasheet 2.7.4 bclk[1:0] specifications . table 2-16. front side bus di fferential bclk specifications symbol parameter min typ max unit figure notes 1 notes: 1. unless otherwise noted, all specifications in this table apply to a ll processor frequencies. v l input low voltage -0.30 n/a n/a v 2-3 2 2. "steady state" voltage, not including overshoot or undershoot. v h input high voltage n/a n/a 1.15 v 2-3 2 v cross(abs) absolute crossing point 0.300 n/a 0.550 v 2-3 , 2-4 3, 4, 5 3. crossing voltage is defined as the instantaneous voltage value when the rising edge of bclk0 equals the falling edge of bclk1. 4. the crossing point must meet the absolute and re lative crossing point spec ifications simultaneously 5. v havg is the statistical average of the v h measured by the oscilloscope. v cross range of crossing points n/a n/a 0.140 v 2-3 , 2-4 - v os overshoot n/a n/a 1.4 v 2-3 6 6. overshoot is defined as the absolute value of the maximum voltage. undershoot is defined as the absolute value of the minimum voltage. v us undershoot -0.300 n/a n/a v 2-3 6 v swing differential output swing 0.300 n/a n/a v 2-5 7 7. measurement taken from differential waveform. table 2-17. fsb differential clock specifications (1066 mhz fsb) t# parameter min nom max unit figure notes 1 notes: 1. unless otherwise noted, all specific ations in this table apply to all pr ocessor core frequencies based on a 266 mhz bclk[1:0]. bclk[1:0] frequency 265.307 ? 266.746 mhz 2 2. duty cycle (high time/period) must be between 40 and 60%. t1: bclk[1:0] period 3.74963 ? 3.76922 ns 2-3 3 3. the period specified here is the average period. a give n period may vary from this specification as governed by the period stability specification (t2). min period specification is based on -300 ppm deviation from a 3.75 ns period. max period specification is based on the summation of +300 ppm deviation from a 3.75 ns period and a +0.5% maxi mum variance due to spre ad spectrum clocking. t2: bclk[1:0] period stability ? ? 150 ps 2-3 4 4. in this context, period stability is defined as the wo rst case timing difference be tween successive crossover voltages. in other words, the largest absolute differenc e between adjacent clock periods must be less than the period stability. t5: bclk[1:0] rise and fall slew rate 2.5 ? 8 v/ns 2-5 5 5. measurement taken from differential waveform. t6: slew rate matching n/a n/a 20 % 6 6. matching applies to rising edge rate for clock and falling edge rate for clock#. it is measured using a 75 mv window centered on the aver age cross point where clock rising meets clock# falling. the median cross point is used to calculate the voltage thres holds the oscilloscope is to use for the edge rate calculations.
quad-core intel? xeon? processor 3200 series datasheet 31 electrical specifications figure 2-3. differential clock waveform figure 2-4. differential clock crosspoint specification figure 2-5. differential measurements high time period v cross clk 1 clk 0 low time v cross min 300 mv v cross max 500 mv median v cross median v cross median + 75 mv median - 75 mv v cross 660 670 680 690 700 710 720 730 740 750 760 770 780 790 800 810 820 830 840 850 200 250 300 350 400 450 500 550 600 650 vhavg (mv) crossing point (mv) 550 mv 300 mv 300 + 0.5 (vhavg - 700) 550 + 0.5 (vhavg - 700) +150 mv -150 m v 0.0 v 0.0v slew_rise +150 mv - 150 mv v_swin g slew _fall diff
electrical specifications 32 quad-core intel? xeon? processor 3200 series datasheet
quad-core intel? xeon? processor 3200 series datasheet 33 package mechanical specifications 3 package mechanical specifications the processor is packaged in a flip-chip land grid array (fc-lga6) package that interfaces with the motherboard via an lg a775 socket. the package consists of a processor core mounted on a substrate land-carrier. an integrated heat spreader (ihs) is attached to the package substrate and core and serves as the mating surface for processor component thermal solutions, such as a heatsink. figure 3-1 shows a sketch of the processor package components and ho w they are assembled together. refer to the lga775 socket mechanical design guide for complete details on the lga775 socket. the package components shown in figure 3-1 include the following: ? integrated heat spreader (ihs) ? thermal interface material (tim) ? processor core (die) ? package substrate ? capacitors note: 1. socket and motherboard are included for reference and are not part of processor package. 3.1 package mechanical drawing the package mechanical drawings are shown in figure 3-2 and figure 3-3 . the drawings include dimensions necessary to design a thermal solution for the processor. these dimensions include: ? package reference with tolerances (tot al height, length, width, and so forth) ? ihs parallelism and tilt ? land dimensions ? top-side and back-side component keep-out dimensions ? reference datums ? all drawing dimensions are in mm [in]. figure 3-1. processor pa ckage assembly sketch ihs substrate lga775 socket system board capacitors core (die) tim ihs substrate lga775 socket system board capacitors core (die) tim
package mechanical specifications 34 quad-core intel? xeon? processor 3200 series datasheet ? guidelines on potential ihs flatness variation with socket load plate actuation and installation of the cooling solution is available in the processor thermal and mechanical design guidelines.
quad-core intel? xeon? processor 3200 series datasheet 35 package mechanical specifications figure 3-2. processor package drawing sheet 1 of 3
package mechanical specifications 36 quad-core intel? xeon? processor 3200 series datasheet figure 3-3. processor package drawing sheet 2 of 3
quad-core intel? xeon? processor 3200 series datasheet 37 package mechanical specifications figure 3-4. processor package drawing sheet 3 of 3
package mechanical specifications 38 quad-core intel? xeon? processor 3200 series datasheet 3.2 processor component keep-out zones the processor may contain components on the substrate that define component keep- out zone requirements. a thermal and mechanical solution design must not intrude into the required keep-out zones. decoupling capa citors are typically mounted to either the topside or land-side of the package substrate. see figure 3-2 and figure 3-3 for keep- out zones. the location and quantity of package capacitors may change due to manufacturing efficiencies but will re main within the component keep-in. 3.3 package loading specifications ta b l e 3 - 1 provides dynamic and static load spec ifications for the processor package. these mechanical maximum load limits shou ld not be exceeded during heatsink assembly, shipping conditions, or standard use condition. also, any mechanical system or component testing should not exceed the maximum limits. the processor package substrate should not be used as a mechanic al reference or load-bearing surface for thermal and mechanical solution. the minimum loading specification must be maintained by any thermal and mechanical solutions. . 3.4 package handling guidelines ta b l e 3 - 2 includes a list of guidelines on pack age handling in terms of recommended maximum loading on the processor ihs relati ve to a fixed substrate. these package handling loads may be experien ced during heatsink removal. table 3-1. processor lo ading specifications parameter minimum maximum notes static 80 n [17 lbf] 311 n [70 lbf] 1, 2, 3 notes: 1. these specifications apply to uniform compressive loading in a direction normal to the processor ihs. 2. this is the maximum force that can be applied by a heatsink retention clip. the clip must also provide the minimum specified load on the processor package. 3. these specifications are based on limited testing for design char acterization. loading limits are for the package only and do not include the limits of the processor socket. dynamic ? 756 n [170 lbf] 1 , 3 , 4 4. dynamic loading is defined as an 11 ms duration average load superimposed on the static load requirement. table 3-2. package handling guidelines parameter maximum recommended notes shear 311 n [70 lbf] 1, 2 notes: 1. a shear load is defined as a load applied to the ihs in a directio n parallel to the ihs top surface. 2. these guidelines are based on limite d testing for design characterization. tensile 111 n [25 lbf] 2 , 3 3. a tensile load is defined as a pulling load appl ied to the ihs in a direction normal to the ihs surface. torque 3.95 n-m [35 lbf-in] 2 , 4 4. a torque load is defined as a twis ting load applied to the ihs in an axis of rotation normal to the ihs top surface.
quad-core intel? xeon? processor 3200 series datasheet 39 package mechanical specifications 3.5 package insertion specifications the processor can be inserted into and removed from a lga775 socket 15 times. the socket should meet the lga775 requirements detailed in the lga775 socket mechanical design guide . 3.6 processor mass specification the typical mass of the processor is 21.5 g [0 .76 oz]. this mass [weight] includes all the components that are included in the package. 3.7 processor materials ta b l e 3 - 3 lists some of the package components and associated materials. 3.8 processor markings figure 3-5 shows the topside markings on the processor. this diagram is to aid in the identification of the processor. table 3-3. processor materials component material integrated heat spreader (ihs) nickel plated copper substrate fiber reinforced resin substrate lands gold plated copper figure 3-5. processor to p-side marking example atpo s/n 2.40ghz/8m/1066/05b intel? xeon? slxxx [coo] i ?'05 x3220 [fpo] m e 4
package mechanical specifications 40 quad-core intel? xeon? processor 3200 series datasheet 3.9 processor land coordinates figure 3-6 shows the top view of the processor land coordinates. the coordinates are referred to throughout the document to identify processor lands. . figure 3-6. processor land coordi nates and quadrants (top view) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 a b c d e f g h j k l m n p r t u v w y aa ab ac ad ae af ag ah aj ak al am an a b c d e f g h j k l m n p r t u v w y aa ab ac ad ae af ag ah aj ak al am an 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 preliminary socket 775 quadrants top view v cc / v ss v tt / clocks data address/ common clock/ async
quad-core intel? xeon? processor 3200 series datasheet 41 land listing and signal descriptions 4 land listing and signal descriptions this chapter provides the processor la nd assignment and signal descriptions. 4.1 processor land assignments this section contains the land listings for th e processor. the land-out footprint is shown in figure 4-1 and figure 4-2 . these figures represent the land-out arranged by land number and they show the physical location of each signal on the package land array (top view). ta b l e 4 - 1 is a listing of all processor lands ordered alphabetically by land (signal) name. ta b l e 4 - 2 is also a listing of all processor lands; the ordering is by land number.
land listing and signal descriptions 42 quad-core intel? xeon? processor 3200 series datasheet figure 4-1. land-out diagra m (top view ? left side) 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 an vcc vcc vss vss vcc vcc vss vss vcc vcc vss vcc vcc vss vss vcc am vcc vcc vss vss vcc vcc vss vss vcc vcc vss vcc vcc vss vss vcc al vcc vcc vss vss vcc vcc vss vss vcc vcc vss vcc vcc vss vss vcc ak vss vss vss vss vcc vcc vss vss vcc vcc vss vcc vcc vss vss vcc aj vss vss vss vss vcc vcc vss vss vcc vcc vss vcc vcc vss vss vcc ah vcc vcc vcc vcc vcc vcc vss vss vcc vcc vss vcc vcc vss vss vcc ag vcc vcc vcc vcc vcc vcc vss vss vcc vcc vss vcc vcc vss vss vcc af vss vss vss vss vss vss vss vss vcc vcc vss vcc vcc vss vss vcc ae vss vss vss vss vss vss vss vcc vcc vcc vss vcc vcc vss vss vcc ad vcc vcc vcc vcc vcc vcc vcc vcc ac vcc vcc vcc vcc vcc vcc vcc vcc ab vss vss vss vss vss vss vss vss aa vss vss vss vss vss vss vss vss y vcc vcc vcc vcc vcc vcc vcc vcc w vcc vcc vcc vcc vcc vcc vcc vcc v vss vss vss vss vss vss vss vss u vcc vcc vcc vcc vcc vcc vcc vcc t vcc vcc vcc vcc vcc vcc vcc vcc r vss vss vss vss vss vss vss vss p vss vss vss vss vss vss vss vss n vcc vcc vcc vcc vcc vcc vcc vcc m vcc vcc vcc vcc vcc vcc vcc vcc l vss vss vss vss vss vss vss vss k vcc vcc vcc vcc vcc vcc vcc vcc j vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc vcc fc34 fc31 vcc h bsel1 fc15 vss vss vss vss vss vss vss vss vss vss vss vss fc33 fc32 g bsel2 bsel0 bclk1 testhi4 testhi5 testhi3 testhi6 reset# d47# d44# dstbn2# dstbp2# d35# d36# d32# d31# f rsvd bclk0 vtt_sel testhi0 testhi2 testhi7 rsvd vss d43# d41# vss d38# d37# vss d30# e fc26 vss vss vss vss fc10 rsvd d45# d42# vss d40# d39# vss d34# d33# d vtt vtt vtt vtt vtt vtt vss vccpll d46# vss d48# dbi2# vss d49# rsvd vss c vtt vtt vtt vtt vtt vtt vss vccio pll vss d58# dbi3# vss d54# dstbp3# vss d51# b vtt vtt vtt vtt vtt vtt vss vssa d63# d59# vss d60# d57# vss d55# d53# a vtt vtt vtt vtt vtt vtt fc23 vcca d62# vss rsvd d61# vss d56# dstbn3# vss 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15
quad-core intel? xeon? processor 3200 series datasheet 43 land listing and signal descriptions figure 4-2. land-out diagram (top view ? right side) 14 13 12 11 10 9 8 7 6 5 4 3 2 1 vcc vss vcc vcc vss vcc vcc vid_sel ect vss_mb_ regulation vcc_mb_ regulation vss_ sense vcc_ sense vss vss an vcc vss vcc vcc vss vcc vcc vid7 fc40 vid6 vss vid2 vid0 vss am vcc vss vcc vcc vss vcc vcc vss vid3 vid1 vid5 vrdsel prochot# fc25 al vcc vss vcc vcc vss vcc vcc vss fc8 vss vid4 itp_clk0 vss fc24 ak vcc vss vcc vcc vss vcc vcc vss a35# a34# vss itp_clk1 bpm0# bpm1# aj vcc vss vcc vcc vss vcc vcc vss vss a33# a32# vss rsvd vss ah vcc vss vcc vcc vss vcc vcc vss a29# a31# a30# bpm5# bpm3# trst# ag vcc vss vcc vcc vss vcc vcc vss vss a27# a28# vss bpm4# tdo af vcc vss vcc vcc vss vcc sktocc# vss rsvd vss rsvd fc18 vss tck ae vcc vss a22# adstb1# vss fc36 bpm2# tdi ad vcc vss vss a25# rsvd vss dbr# tms ac vcc vss a17# a24# a26# fc37 ierr# vss ab vcc vss vss a23# a21# vss fc39 vtt_out_ right aa vcc vss a19# vss a20# fc17 vss fc0 y vcc vss a18# a16# vss testhi1 tdi_m msid0 w vcc vss vss a14# a15# vss rsvd msid1 v vcc vss a10# a12# a13# fc30 fc29 tdo_m u vcc vss vss a9# a11# vss fc4 comp1 t vcc vss adstb0# vss a8# ferr#/ pbe# vss comp3 r vcc vss a4# rsvd vss init# smi# testhi11 p vcc vss vss rsvd rsvd vss ignne# pwrgood n vcc vss req2# a5# a7# stpclk# thermtri p# vss m vcc vss vss a3# a6# vss testhi13 lint1 l vcc vss req3# vss req0# a20m# vss lint0 k vcc vcc vcc vcc vcc vcc vcc vss req4# req1# vss fc22 fc3 vtt_out_ left j vss vss vss vss vss vss vss vss vss testhi10 fc35 vss gtlref1 gtlref0 h d29# d27# dstbn1# dbi1# gtlre f2 d16# bpri# defer# rsvd peci bpmb2# bpmb3# comp2 bpmb0# g d28# vss d24# d23# vss d18# d17# vss fc21 rs1# vss br0# gtlref3 f vss d26# dstbp1# vss d21# d19# vss rsvd rsvd fc20 hitm# trdy# vss e rsvd d25# vss d15# d22# vss d12# d20# vss vss hit# vss ads# rsvd d d52# vss d14# d11# vss bpmb1# dstbn0# vss d3# d1# vss lock# bnr# drdy# c vss comp8 d13# vss d10# dstbp0# vss d6# d5# vss d0# rs0# dbsy# vss b d50# comp0 vss d9# d8# vss dbi0# d7# vss d4# d2# rs2# vss a 14 13 12 11 10 9 8 7 6 5 4 3 2 1
land listing and signal descriptions 44 quad-core intel? xeon? processor 3200 series datasheet table 4-1. alphabetical land assignments (sheet 1 of 21) land name land # signal buffer type direction a3# l5 source synch input/output a4# p6 source synch input/output a5# m5 source synch input/output a6# l4 source synch input/output a7# m4 source synch input/output a8# r4 source synch input/output a9# t5 source synch input/output a10# u6 source synch input/output a11# t4 source synch input/output a12# u5 source synch input/output a13# u4 source synch input/output a14# v5 source synch input/output a15# v4 source synch input/output a16# w5 source synch input/output a17# ab6 source synch input/output a18# w6 source synch input/output a19# y6 source synch input/output a20# y4 source synch input/output a21# aa4 source synch input/output a22# ad6 source synch input/output a23# aa5 source synch input/output a24# ab5 source synch input/output a25# ac5 source synch input/output a26# ab4 source synch input/output a27# af5 source synch input/output a28# af4 source synch input/output a29# ag6 source synch input/output a30# ag4 source synch input/output a31# ag5 source synch input/output a32# ah4 source synch input/output a33# ah5 source synch input/output a34# aj5 source synch input/output a35# aj6 source synch input/output a20m# k3 asynch cmos input ads# d2 common clock input/output adstb0# r6 source synch input/output adstb1# ad5 source synch input/output bclk0 f28 clock input bclk1 g28 clock input bnr# c2 common clock input/output bpm0# aj2 common clock input/output bpm1# aj1 common clock input/output bpm2# ad2 common clock input/output bpm3# ag2 common clock input/output bpm4# af2 common clock input/output bpm5# ag3 common clock input/output bpmb0# g1 common clock input/output bpmb1# c9 common clock input/output bpmb2# g4 common clock input/output bpmb3# g3 common clock input/output bpri# g8 common clock input br0# f3 common clock input/output bsel0 g29 power/other output bsel1 h30 power/other output bsel2 g30 power/other output comp0 a13 power/other input comp1 t1 power/other input comp2 g2 power/other input comp3 r1 power/other input comp8 b13 power/other input d0# b4 source synch input/output d1# c5 source synch input/output d2# a4 source synch input/output d3# c6 source synch input/output d4# a5 source synch input/output d5# b6 source synch input/output d6# b7 source synch input/output d7# a7 source synch input/output d8# a10 source synch input/output d9# a11 source synch input/output d10# b10 source synch input/output d11# c11 source synch input/output d12# d8 source synch input/output d13# b12 source synch input/output d14# c12 source synch input/output d15# d11 source synch input/output d16# g9 source synch input/output d17# f8 source synch input/output table 4-1. alphabetical land assignments (sheet 2 of 21) land name land # signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 45 d18# f9 source synch input/output d19# e9 source synch input/output d20# d7 source synch input/output d21# e10 source synch input/output d22# d10 source synch input/output d23# f11 source synch input/output d24# f12 source synch input/output d25# d13 source synch input/output d26# e13 source synch input/output d27# g13 source synch input/output d28# f14 source synch input/output d29# g14 source synch input/output d30# f15 source synch input/output d31# g15 source synch input/output d32# g16 source synch input/output d33# e15 source synch input/output d34# e16 source synch input/output d35# g18 source synch input/output d36# g17 source synch input/output d37# f17 source synch input/output d38# f18 source synch input/output d39# e18 source synch input/output d40# e19 source synch input/output d41# f20 source synch input/output d42# e21 source synch input/output d43# f21 source synch input/output d44# g21 source synch input/output d45# e22 source synch input/output d46# d22 source synch input/output d47# g22 source synch input/output d48# d20 source synch input/output d49# d17 source synch input/output d50# a14 source synch input/output d51# c15 source synch input/output d52# c14 source synch input/output d53# b15 source synch input/output d54# c18 source synch input/output d55# b16 source synch input/output table 4-1. alphabetical land assignments (sheet 3 of 21) land name land # signal buffer type direction d56# a17 source synch input/output d57# b18 source synch input/output d58# c21 source synch input/output d59# b21 source synch input/output d60# b19 source synch input/output d61# a19 source synch input/output d62# a22 source synch input/output d63# b22 source synch input/output dbi0# a8 source synch input/output dbi1# g11 source synch input/output dbi2# d19 source synch input/output dbi3# c20 source synch input/output dbr# ac2 power/other output dbsy# b2 common clock input/output defer# g7 common clock input drdy# c1 common clock input/output dstbn0# c8 source synch input/output dstbn1# g12 source synch input/output dstbn2# g20 source synch input/output dstbn3# a16 source synch input/output dstbp0# b9 source synch input/output dstbp1# e12 source synch input/output dstbp2# g19 source synch input/output dstbp3# c17 source synch input/output fc0 y1 power/other fc3 j2 power/other fc10 e24 power/other fc15 h29 power/other fc17 y3 power/other fc18 ae3 power/other fc20 e5 power/other fc21 f6 power/other fc22 j3 power/other fc23 a24 power/other fc24 ak1 power/other fc25 al1 power/other fc26 e29 power/other fc29 u2 power/other table 4-1. alphabetical land assignments (sheet 4 of 21) land name land # signal buffer type direction
land listing and signal descriptions 46 quad-core intel? xeon? processor 3200 series datasheet fc30 u3 power/other fc31 j16 power/other fc32 h15 power/other fc33 h16 power/other fc34 j17 power/other fc35 h4 power/other fc36 ad3 power/other fc37 ab3 power/other fc39 aa2 power/other fc4 t2 power/other fc40 am6 power/other fc8 ak6 power/other ferr#/pbe# r3 asynch cmos output gtlref0 h1 power/other input gtlref1 h2 power/other input gtlref2 g10 power/other input gtlref3 f2 power/other input hit# d4 common clock input/output hitm# e4 common clock input/output ierr# ab2 asynch cmos output ignne# n2 asynch cmos input init# p3 asynch cmos input itp_clk0 ak3 tap input itp_clk1 aj3 tap input lint0 k1 asynch cmos input lint1 l1 asynch cmos input lock# c3 common clock input/output msid0 w1 power/other output msid1 v1 power/other output peci g5 power/other input/output prochot# al2 asynch cmos input/output pwrgood n1 power/other input req0# k4 source synch input/output req1# j5 source synch input/output req2# m6 source synch input/output req3# k6 source synch input/output req4# j6 source synch input/output reserved a20 reserved ac4 table 4-1. alphabetical land assignments (sheet 5 of 21) land name land # signal buffer type direction reserved ae4 reserved ae6 reserved ah2 reserved d1 reserved d14 reserved d16 reserved e23 reserved e6 reserved e7 reserved f23 reserved f29 reserved g6 reserved n4 reserved n5 reserved p5 reserved v2 reset# g23 common clock input rs0# b3 common clock input rs1# f5 common clock input rs2# a3 common clock input sktocc# ae8 power/other output smi# p2 asynch cmos input stpclk# m3 asynch cmos input tck ae1 tap input tdi ad1 tap input tdi_m w2 power/other input tdo af1 tap output tdo_m u1 tap output testhi0 f26 power/other input testhi1 w3 power/other input testhi10 h5 power/other input testhi11 p1 power/other input testhi13 l2 power/other input testhi2 f25 power/other input testhi3 g25 power/other input testhi4 g27 power/other input testhi5 g26 power/other input testhi6 g24 power/other input testhi7 f24 power/other input table 4-1. alphabetical land assignments (sheet 6 of 21) land name land # signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 47 thermtrip# m2 asynch cmos output tms ac1 tap input trdy# e3 common clock input trst# ag1 tap input vcc aa8 power/other vcc ab8 power/other vcc ac23 power/other vcc ac24 power/other vcc ac25 power/other vcc ac26 power/other vcc ac27 power/other vcc ac28 power/other vcc ac29 power/other vcc ac30 power/other vcc ac8 power/other vcc ad23 power/other vcc ad24 power/other vcc ad25 power/other vcc ad26 power/other vcc ad27 power/other vcc ad28 power/other vcc ad29 power/other vcc ad30 power/other vcc ad8 power/other vcc ae11 power/other vcc ae12 power/other vcc ae14 power/other vcc ae15 power/other vcc ae18 power/other vcc ae19 power/other vcc ae21 power/other vcc ae22 power/other vcc ae23 power/other vcc ae9 power/other vcc af11 power/other vcc af12 power/other vcc af14 power/other vcc af15 power/other table 4-1. alphabetical land assignments (sheet 7 of 21) land name land # signal buffer type direction vcc af18 power/other vcc af19 power/other vcc af21 power/other vcc af22 power/other vcc af8 power/other vcc af9 power/other vcc ag11 power/other vcc ag12 power/other vcc ag14 power/other vcc ag15 power/other vcc ag18 power/other vcc ag19 power/other vcc ag21 power/other vcc ag22 power/other vcc ag25 power/other vcc ag26 power/other vcc ag27 power/other vcc ag28 power/other vcc ag29 power/other vcc ag30 power/other vcc ag8 power/other vcc ag9 power/other vcc ah11 power/other vcc ah12 power/other vcc ah14 power/other vcc ah15 power/other vcc ah18 power/other vcc ah19 power/other vcc ah21 power/other vcc ah22 power/other vcc ah25 power/other vcc ah26 power/other vcc ah27 power/other vcc ah28 power/other vcc ah29 power/other vcc ah30 power/other vcc ah8 power/other vcc ah9 power/other table 4-1. alphabetical land assignments (sheet 8 of 21) land name land # signal buffer type direction
land listing and signal descriptions 48 quad-core intel? xeon? processor 3200 series datasheet vcc aj11 power/other vcc aj12 power/other vcc aj14 power/other vcc aj15 power/other vcc aj18 power/other vcc aj19 power/other vcc aj21 power/other vcc aj22 power/other vcc aj25 power/other vcc aj26 power/other vcc aj8 power/other vcc aj9 power/other vcc ak11 power/other vcc ak12 power/other vcc ak14 power/other vcc ak15 power/other vcc ak18 power/other vcc ak19 power/other vcc ak21 power/other vcc ak22 power/other vcc ak25 power/other vcc ak26 power/other vcc ak8 power/other vcc ak9 power/other vcc al11 power/other vcc al12 power/other vcc al14 power/other vcc al15 power/other vcc al18 power/other vcc al19 power/other vcc al21 power/other vcc al22 power/other vcc al25 power/other vcc al26 power/other vcc al29 power/other vcc al30 power/other vcc al8 power/other vcc al9 power/other vcc am11 power/other table 4-1. alphabetical land assignments (sheet 9 of 21) land name land # signal buffer type direction vcc am12 power/other vcc am14 power/other vcc am15 power/other vcc am18 power/other vcc am19 power/other vcc am21 power/other vcc am22 power/other vcc am25 power/other vcc am26 power/other vcc am29 power/other vcc am30 power/other vcc am8 power/other vcc am9 power/other vcc an11 power/other vcc an12 power/other vcc an14 power/other vcc an15 power/other vcc an18 power/other vcc an19 power/other vcc an21 power/other vcc an22 power/other vcc an25 power/other vcc an26 power/other vcc an29 power/other vcc an30 power/other vcc an8 power/other vcc an9 power/other vcc j10 power/other vcc j11 power/other vcc j12 power/other vcc j13 power/other vcc j14 power/other vcc j15 power/other vcc j18 power/other vcc j19 power/other vcc j20 power/other vcc j21 power/other vcc j22 power/other vcc j23 power/other table 4-1. alphabetical land assignments (sheet 10 of 21) land name land # signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 49 vcc j24 power/other vcc j25 power/other vcc j26 power/other vcc j27 power/other vcc j28 power/other vcc j29 power/other vcc j30 power/other vcc j8 power/other vcc j9 power/other vcc k23 power/other vcc k24 power/other vcc k25 power/other vcc k26 power/other vcc k27 power/other vcc k28 power/other vcc k29 power/other vcc k30 power/other vcc k8 power/other vcc l8 power/other vcc m23 power/other vcc m24 power/other vcc m25 power/other vcc m26 power/other vcc m27 power/other vcc m28 power/other vcc m29 power/other vcc m30 power/other vcc m8 power/other vcc n23 power/other vcc n24 power/other vcc n25 power/other vcc n26 power/other vcc n27 power/other vcc n28 power/other vcc n29 power/other vcc n30 power/other vcc n8 power/other vcc p8 power/other table 4-1. alphabetical land assignments (sheet 11 of 21) land name land # signal buffer type direction vcc r8 power/other vcc t23 power/other vcc t24 power/other vcc t25 power/other vcc t26 power/other vcc t27 power/other vcc t28 power/other vcc t29 power/other vcc t30 power/other vcc t8 power/other vcc u23 power/other vcc u24 power/other vcc u25 power/other vcc u26 power/other vcc u27 power/other vcc u28 power/other vcc u29 power/other vcc u30 power/other vcc u8 power/other vcc v8 power/other vcc w23 power/other vcc w24 power/other vcc w25 power/other vcc w26 power/other vcc w27 power/other vcc w28 power/other vcc w29 power/other vcc w30 power/other vcc w8 power/other vcc y23 power/other vcc y24 power/other vcc y25 power/other vcc y26 power/other vcc y27 power/other vcc y28 power/other vcc y29 power/other vcc y30 power/other vcc y8 power/other table 4-1. alphabetical land assignments (sheet 12 of 21) land name land # signal buffer type direction
land listing and signal descriptions 50 quad-core intel? xeon? processor 3200 series datasheet vcc_mb_ regulation an5 power/other output vcc_sense an3 power/other output vcca a23 power/other vcciopll c23 power/other vccpll d23 power/other vid_select an7 power/other output vid0 am2 power/other output vid1 al5 power/other output vid2 am3 power/other output vid3 al6 power/other output vid4 ak4 power/other output vid5 al4 power/other output vid6 am5 power/other output vid7 am7 power/other output vrdsel al3 power/other vss a12 power/other vss a15 power/other vss a18 power/other vss a2 power/other vss a21 power/other vss a6 power/other vss a9 power/other vss aa23 power/other vss aa24 power/other vss aa25 power/other vss aa26 power/other vss aa27 power/other vss aa28 power/other vss aa29 power/other vss aa3 power/other vss aa30 power/other vss aa6 power/other vss aa7 power/other vss ab1 power/other vss ab23 power/other vss ab24 power/other vss ab25 power/other vss ab26 power/other table 4-1. alphabetical land assignments (sheet 13 of 21) land name land # signal buffer type direction vss ab27 power/other vss ab28 power/other vss ab29 power/other vss ab30 power/other vss ab7 power/other vss ac3 power/other vss ac6 power/other vss ac7 power/other vss ad4 power/other vss ad7 power/other vss ae10 power/other vss ae13 power/other vss ae16 power/other vss ae17 power/other vss ae2 power/other vss ae20 power/other vss ae24 power/other vss ae25 power/other vss ae26 power/other vss ae27 power/other vss ae28 power/other vss ae29 power/other vss ae30 power/other vss ae5 power/other vss ae7 power/other vss af10 power/other vss af13 power/other vss af16 power/other vss af17 power/other vss af20 power/other vss af23 power/other vss af24 power/other vss af25 power/other vss af26 power/other vss af27 power/other vss af28 power/other vss af29 power/other vss af3 power/other vss af30 power/other table 4-1. alphabetical land assignments (sheet 14 of 21) land name land # signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 51 vss af6 power/other vss af7 power/other vss ag10 power/other vss ag13 power/other vss ag16 power/other vss ag17 power/other vss ag20 power/other vss ag23 power/other vss ag24 power/other vss ag7 power/other vss ah1 power/other vss ah10 power/other vss ah13 power/other vss ah16 power/other vss ah17 power/other vss ah20 power/other vss ah23 power/other vss ah24 power/other vss ah3 power/other vss ah6 power/other vss ah7 power/other vss aj10 power/other vss aj13 power/other vss aj16 power/other vss aj17 power/other vss aj20 power/other vss aj23 power/other vss aj24 power/other vss aj27 power/other vss aj28 power/other vss aj29 power/other vss aj30 power/other vss aj4 power/other vss aj7 power/other vss ak10 power/other vss ak13 power/other vss ak16 power/other vss ak17 power/other table 4-1. alphabetical land assignments (sheet 15 of 21) land name land # signal buffer type direction vss ak2 power/other vss ak20 power/other vss ak23 power/other vss ak24 power/other vss ak27 power/other vss ak28 power/other vss ak29 power/other vss ak30 power/other vss ak5 power/other vss ak7 power/other vss al10 power/other vss al13 power/other vss al16 power/other vss al17 power/other vss al20 power/other vss al23 power/other vss al24 power/other vss al27 power/other vss al28 power/other vss al7 power/other vss am1 power/other vss am10 power/other vss am13 power/other vss am16 power/other vss am17 power/other vss am20 power/other vss am23 power/other vss am24 power/other vss am27 power/other vss am28 power/other vss am4 power/other vss an1 power/other vss an10 power/other vss an13 power/other vss an16 power/other vss an17 power/other vss an2 power/other vss an20 power/other table 4-1. alphabetical land assignments (sheet 16 of 21) land name land # signal buffer type direction
land listing and signal descriptions 52 quad-core intel? xeon? processor 3200 series datasheet vss an23 power/other vss an24 power/other vss an27 power/other vss an28 power/other vss b1 power/other vss b11 power/other vss b14 power/other vss b17 power/other vss b20 power/other vss b24 power/other vss b5 power/other vss b8 power/other vss c10 power/other vss c13 power/other vss c16 power/other vss c19 power/other vss c22 power/other vss c24 power/other vss c4 power/other vss c7 power/other vss d12 power/other vss d15 power/other vss d18 power/other vss d21 power/other vss d24 power/other vss d3 power/other vss d5 power/other vss d6 power/other vss d9 power/other vss e11 power/other vss e14 power/other vss e17 power/other vss e2 power/other vss e20 power/other vss e25 power/other vss e26 power/other vss e27 power/other vss e28 power/other vss e8 power/other table 4-1. alphabetical land assignments (sheet 17 of 21) land name land # signal buffer type direction vss f10 power/other vss f13 power/other vss f16 power/other vss f19 power/other vss f22 power/other vss f4 power/other vss f7 power/other vss h10 power/other vss h11 power/other vss h12 power/other vss h13 power/other vss h14 power/other vss h17 power/other vss h18 power/other vss h19 power/other vss h20 power/other vss h21 power/other vss h22 power/other vss h23 power/other vss h24 power/other vss h25 power/other vss h26 power/other vss h27 power/other vss h28 power/other vss h3 power/other vss h6 power/other vss h7 power/other vss h8 power/other vss h9 power/other vss j4 power/other vss j7 power/other vss k2 power/other vss k5 power/other vss k7 power/other vss l23 power/other vss l24 power/other vss l25 power/other vss l26 power/other vss l27 power/other table 4-1. alphabetical land assignments (sheet 18 of 21) land name land # signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 53 vss l28 power/other vss l29 power/other vss l3 power/other vss l30 power/other vss l6 power/other vss l7 power/other vss m1 power/other vss m7 power/other vss n3 power/other vss n6 power/other vss n7 power/other vss p23 power/other vss p24 power/other vss p25 power/other vss p26 power/other vss p27 power/other vss p28 power/other vss p29 power/other vss p30 power/other vss p4 power/other vss p7 power/other vss r2 power/other vss r23 power/other vss r24 power/other vss r25 power/other vss r26 power/other vss r27 power/other vss r28 power/other vss r29 power/other vss r30 power/other vss r5 power/other vss r7 power/other vss t3 power/other vss t6 power/other vss t7 power/other vss u7 power/other vss v23 power/other vss v24 power/other table 4-1. alphabetical land assignments (sheet 19 of 21) land name land # signal buffer type direction vss v25 power/other vss v26 power/other vss v27 power/other vss v28 power/other vss v29 power/other vss v3 power/other vss v30 power/other vss v6 power/other vss v7 power/other vss w4 power/other vss w7 power/other vss y2 power/other vss y5 power/other vss y7 power/other vss_mb_ regulation an6 power/other output vss_sense an4 power/other output vssa b23 power/other vtt a25 power/other vtt a26 power/other vtt a27 power/other vtt a28 power/other vtt a29 power/other vtt a30 power/other vtt b25 power/other vtt b26 power/other vtt b27 power/other vtt b28 power/other vtt b29 power/other vtt b30 power/other vtt c25 power/other vtt c26 power/other vtt c27 power/other vtt c28 power/other vtt c29 power/other vtt c30 power/other vtt d25 power/other vtt d26 power/other vtt d27 power/other table 4-1. alphabetical land assignments (sheet 20 of 21) land name land # signal buffer type direction
land listing and signal descriptions 54 quad-core intel? xeon? processor 3200 series datasheet vtt d28 power/other vtt d29 power/other vtt d30 power/other vtt_out_ left j1 power/other output vtt_out_ right aa1 power/other output vtt_sel f27 power/other output table 4-1. alphabetical land assignments (sheet 21 of 21) land name land # signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 55 table 4-2. numerical land assignment (sheet 1 of 21) land # land name signal buffer type direction a2 vss power/other a3 rs2# common clock input a4 d02# source synch input/output a5 d04# source synch input/output a6 vss power/other a7 d07# source synch input/output a8 dbi0# source synch input/output a9 vss power/other a10 d08# source synch input/output a11 d09# source synch input/output a12 vss power/other a13 comp0 power/other input a14 d50# source synch input/output a15 vss power/other a16 dstbn3# source synch input/output a17 d56# source synch input/output a18 vss power/other a19 d61# source synch input/output a20 reserved a21 vss power/other a22 d62# source synch input/output a23 vcca power/other a24 fc23 power/other a25 vtt power/other a26 vtt power/other a27 vtt power/other a28 vtt power/other a29 vtt power/other a30 vtt power/other b1 vss power/other b2 dbsy# common clock input/output b3 rs0# common clock input b4 d00# source synch input/output b5 vss power/other b6 d05# source synch input/output b7 d06# source synch input/output b8 vss power/other b9 dstbp0# source synch input/output b10 d10# source synch input/output b11 vss power/other b12 d13# source synch input/output b13 comp8 power/other input b14 vss power/other b15 d53# source synch input/output b16 d55# source synch input/output b17 vss power/other b18 d57# source synch input/output b19 d60# source synch input/output b20 vss power/other b21 d59# source synch input/output b22 d63# source synch input/output b23 vssa power/other b24 vss power/other b25 vtt power/other b26 vtt power/other b27 vtt power/other b28 vtt power/other b29 vtt power/other b30 vtt power/other c1 drdy# common clock input/output c2 bnr# common clock input/output c3 lock# common clock input/output c4 vss power/other c5 d01# source synch input/output c6 d03# source synch input/output c7 vss power/other c8 dstbn0# source synch input/output c9 bpmb1# common clock input/output c10 vss power/other c11 d11# source synch input/output c12 d14# source synch input/output c13 vss power/other c14 d52# source synch input/output c15 d51# source synch input/output c16 vss power/other c17 dstbp3# source synch input/output table 4-2. numerical land assignment (sheet 2 of 21) land # land name signal buffer type direction
land listing and signal descriptions 56 quad-core intel? xeon? processor 3200 series datasheet c18 d54# source synch input/output c19 vss power/other c20 dbi3# source synch input/output c21 d58# source synch input/output c22 vss power/other c23 vcciopll power/other c24 vss power/other c25 vtt power/other c26 vtt power/other c27 vtt power/other c28 vtt power/other c29 vtt power/other c30 vtt power/other d1 reserved d2 ads# common clock input/output d3 vss power/other d4 hit# common clock input/output d5 vss power/other d6 vss power/other d7 d20# source synch input/output d8 d12# source synch input/output d9 vss power/other d10 d22# source synch input/output d11 d15# source synch input/output d12 vss power/other d13 d25# source synch input/output d14 reserved d15 vss power/other d16 reserved d17 d49# source synch input/output d18 vss power/other d19 dbi2# source synch input/output d20 d48# source synch input/output d21 vss power/other d22 d46# source synch input/output d23 vccpll power/other d24 vss power/other d25 vtt power/other d26 vtt power/other table 4-2. numerical land assignment (sheet 3 of 21) land # land name signal buffer type direction d27 vtt power/other d28 vtt power/other d29 vtt power/other d30 vtt power/other e2 vss power/other e3 trdy# common clock input e4 hitm# common clock input/output e5 fc20 power/other e6 reserved e7 reserved e8 vss power/other e9 d19# source synch input/output e10 d21# source synch input/output e11 vss power/other e12 dstbp1# source synch input/output e13 d26# source synch input/output e14 vss power/other e15 d33# source synch input/output e16 d34# source synch input/output e17 vss power/other e18 d39# source synch input/output e19 d40# source synch input/output e20 vss power/other e21 d42# source synch input/output e22 d45# source synch input/output e23 reserved e24 fc10 power/other e25 vss power/other e26 vss power/other e27 vss power/other e28 vss power/other e29 fc26 power/other f2 gtlref3 power/other input f3 br0# common clock input/output f4 vss power/other f5 rs1# common clock input f6 fc21 power/other f7 vss power/other f8 d17# source synch input/output table 4-2. numerical land assignment (sheet 4 of 21) land # land name signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 57 f9 d18# source synch input/output f10 vss power/other f11 d23# source synch input/output f12 d24# source synch input/output f13 vss power/other f14 d28# source synch input/output f15 d30# source synch input/output f16 vss power/other f17 d37# source synch input/output f18 d38# source synch input/output f19 vss power/other f20 d41# source synch input/output f21 d43# source synch input/output f22 vss power/other f23 reserved f24 testhi7 power/other input f25 testhi2 power/other input f26 testhi0 power/other input f27 vtt_sel power/other output f28 bclk0 clock input f29 reserved g1 bpmb0# common clock input/output g2 comp2 power/other input g3 bpmb3# common clock input/output g4 bpmb2# common clock input/output g5 peci power/other input/output g6 reserved g7 defer# common clock input g8 bpri# common clock input g9 d16# source synch input/output g10 gtlref2 power/other input g11 dbi1# source synch input/output g12 dstbn1# source synch input/output g13 d27# source synch input/output g14 d29# source synch input/output g15 d31# source synch input/output g16 d32# source synch input/output g17 d36# source synch input/output table 4-2. numerical land assignment (sheet 5 of 21) land # land name signal buffer type direction g18 d35# source synch input/output g19 dstbp2# source synch input/output g20 dstbn2# source synch input/output g21 d44# source synch input/output g22 d47# source synch input/output g23 reset# common clock input g24 testhi6 power/other input g25 testhi3 power/other input g26 testhi5 power/other input g27 testhi4 power/other input g28 bclk1 clock input g29 bsel0 power/other output g30 bsel2 power/other output h1 gtlref0 power/other input h2 gtlref1 power/other input h3 vss power/other h4 fc35 power/other h5 testhi10 power/other input h6 vss power/other h7 vss power/other h8 vss power/other h9 vss power/other h10 vss power/other h11 vss power/other h12 vss power/other h13 vss power/other h14 vss power/other h15 fc32 power/other h16 fc33 power/other h17 vss power/other h18 vss power/other h19 vss power/other h20 vss power/other h21 vss power/other h22 vss power/other h23 vss power/other h24 vss power/other h25 vss power/other table 4-2. numerical land assignment (sheet 6 of 21) land # land name signal buffer type direction
land listing and signal descriptions 58 quad-core intel? xeon? processor 3200 series datasheet h26 vss power/other h27 vss power/other h28 vss power/other h29 fc15 power/other h30 bsel1 power/other output j1 vtt_out_left power/other output j2 fc3 power/other j3 fc22 power/other j4 vss power/other j5 req1# source synch input/output j6 req4# source synch input/output j7 vss power/other j8 vcc power/other j9 vcc power/other j10 vcc power/other j11 vcc power/other j12 vcc power/other j13 vcc power/other j14 vcc power/other j15 vcc power/other j16 fc31 power/other j17 fc34 power/other j18 vcc power/other j19 vcc power/other j20 vcc power/other j21 vcc power/other j22 vcc power/other j23 vcc power/other j24 vcc power/other j25 vcc power/other j26 vcc power/other j27 vcc power/other j28 vcc power/other j29 vcc power/other j30 vcc power/other k1 lint0 asynch cmos input k2 vss power/other k3 a20m# asynch cmos input k4 req0# source synch input/output table 4-2. numerical land assignment (sheet 7 of 21) land # land name signal buffer type direction k5 vss power/other k6 req3# source synch input/output k7 vss power/other k8 vcc power/other k23 vcc power/other k24 vcc power/other k25 vcc power/other k26 vcc power/other k27 vcc power/other k28 vcc power/other k29 vcc power/other k30 vcc power/other l1 lint1 asynch cmos input l2 testhi13 power/other input l3 vss power/other l4 a06# source synch input/output l5 a03# source synch input/output l6 vss power/other l7 vss power/other l8 vcc power/other l23 vss power/other l24 vss power/other l25 vss power/other l26 vss power/other l27 vss power/other l28 vss power/other l29 vss power/other l30 vss power/other m1 vss power/other m2 thermtrip# asynch cmos output m3 stpclk# asynch cmos input m4 a07# source synch input/output m5 a05# source synch input/output m6 req2# source synch input/output m7 vss power/other m8 vcc power/other m23 vcc power/other m24 vcc power/other m25 vcc power/other table 4-2. numerical land assignment (sheet 8 of 21) land # land name signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 59 m26 vcc power/other m27 vcc power/other m28 vcc power/other m29 vcc power/other m30 vcc power/other n1 pwrgood power/other input n2 ignne# asynch cmos input n3 vss power/other n4 reserved n5 reserved n6 vss power/other n7 vss power/other n8 vcc power/other n23 vcc power/other n24 vcc power/other n25 vcc power/other n26 vcc power/other n27 vcc power/other n28 vcc power/other n29 vcc power/other n30 vcc power/other p1 testhi11 power/other input p2 smi# asynch cmos input p3 init# asynch cmos input p4 vss power/other p5 reserved p6 a04# source synch input/output p7 vss power/other p8 vcc power/other p23 vss power/other p24 vss power/other p25 vss power/other p26 vss power/other p27 vss power/other p28 vss power/other p29 vss power/other p30 vss power/other r1 comp3 power/other input table 4-2. numerical land assignment (sheet 9 of 21) land # land name signal buffer type direction r2 vss power/other r3 ferr#/pbe# asynch cmos output r4 a08# source synch input/output r5 vss power/other r6 adstb0# source synch input/output r7 vss power/other r8 vcc power/other r23 vss power/other r24 vss power/other r25 vss power/other r26 vss power/other r27 vss power/other r28 vss power/other r29 vss power/other r30 vss power/other t1 comp1 power/other input t2 fc4 power/other t3 vss power/other t4 a11# source synch input/output t5 a09# source synch input/output t6 vss power/other t7 vss power/other t8 vcc power/other t23 vcc power/other t24 vcc power/other t25 vcc power/other t26 vcc power/other t27 vcc power/other t28 vcc power/other t29 vcc power/other t30 vcc power/other u1 tdo_m tap output u2 fc29 power/other u3 fc30 power/other u4 a13# source synch input/output u5 a12# source synch input/output u6 a10# source synch input/output u7 vss power/other table 4-2. numerical land assignment (sheet 10 of 21) land # land name signal buffer type direction
land listing and signal descriptions 60 quad-core intel? xeon? processor 3200 series datasheet u8 vcc power/other u23 vcc power/other u24 vcc power/other u25 vcc power/other u26 vcc power/other u27 vcc power/other u28 vcc power/other u29 vcc power/other u30 vcc power/other v1 msid1 power/other output v2 reserved v3 vss power/other v4 a15# source synch input/output v5 a14# source synch input/output v6 vss power/other v7 vss power/other v8 vcc power/other v23 vss power/other v24 vss power/other v25 vss power/other v26 vss power/other v27 vss power/other v28 vss power/other v29 vss power/other v30 vss power/other w1 msid0 power/other output w2 tdi_m power/other input w3 testhi1 power/other input w4 vss power/other w5 a16# source synch input/output w6 a18# source synch input/output w7 vss power/other w8 vcc power/other w23 vcc power/other w24 vcc power/other w25 vcc power/other w26 vcc power/other w27 vcc power/other w28 vcc power/other table 4-2. numerical land assignment (sheet 11 of 21) land # land name signal buffer type direction w29 vcc power/other w30 vcc power/other y1 fc0 power/other y2 vss power/other y3 fc17 power/other y4 a20# source synch input/output y5 vss power/other y6 a19# source synch input/output y7 vss power/other y8 vcc power/other y23 vcc power/other y24 vcc power/other y25 vcc power/other y26 vcc power/other y27 vcc power/other y28 vcc power/other y29 vcc power/other y30 vcc power/other aa1 vtt_out_ right power/other output aa2 fc39 power/other aa3 vss power/other aa4 a21# source synch input/output aa5 a23# source synch input/output aa6 vss power/other aa7 vss power/other aa8 vcc power/other aa23 vss power/other aa24 vss power/other aa25 vss power/other aa26 vss power/other aa27 vss power/other aa28 vss power/other aa29 vss power/other aa30 vss power/other ab1 vss power/other ab2 ierr# asynch cmos output ab3 fc37 power/other ab4 a26# source synch input/output table 4-2. numerical land assignment (sheet 12 of 21) land # land name signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 61 ab5 a24# source synch input/output ab6 a17# source synch input/output ab7 vss power/other ab8 vcc power/other ab23 vss power/other ab24 vss power/other ab25 vss power/other ab26 vss power/other ab27 vss power/other ab28 vss power/other ab29 vss power/other ab30 vss power/other ac1 tms tap input ac2 dbr# power/other output ac3 vss power/other ac4 reserved ac5 a25# source synch input/output ac6 vss power/other ac7 vss power/other ac8 vcc power/other ac23 vcc power/other ac24 vcc power/other ac25 vcc power/other ac26 vcc power/other ac27 vcc power/other ac28 vcc power/other ac29 vcc power/other ac30 vcc power/other ad1 tdi tap input ad2 bpm2# common clock input/output ad3 fc36 power/other ad4 vss power/other ad5 adstb1# source synch input/output ad6 a22# source synch input/output ad7 vss power/other ad8 vcc power/other ad23 vcc power/other ad24 vcc power/other table 4-2. numerical land assignment (sheet 13 of 21) land # land name signal buffer type direction ad25 vcc power/other ad26 vcc power/other ad27 vcc power/other ad28 vcc power/other ad29 vcc power/other ad30 vcc power/other ae1 tck tap input ae2 vss power/other ae3 fc18 power/other ae4 reserved ae5 vss power/other ae6 reserved ae7 vss c ae8 sktocc# power/other output ae9 vcc power/other ae10 vss power/other ae11 vcc power/other ae12 vcc power/other ae13 vss power/other ae14 vcc power/other ae15 vcc power/other ae16 vss power/other ae17 vss power/other ae18 vcc power/other ae19 vcc power/other ae20 vss power/other ae21 vcc power/other ae22 vcc power/other ae23 vcc power/other ae24 vss power/other ae25 vss power/other ae26 vss power/other ae27 vss power/other ae28 vss power/other ae29 vss power/other ae30 vss power/other af1 tdo tap output af2 bpm4# common clock input/output table 4-2. numerical land assignment (sheet 14 of 21) land # land name signal buffer type direction
land listing and signal descriptions 62 quad-core intel? xeon? processor 3200 series datasheet af3 vss power/other af4 a28# source synch input/output af5 a27# source synch input/output af6 vss power/other af7 vss power/other af8 vcc power/other af9 vcc power/other af10 vss power/other af11 vcc power/other af12 vcc power/other af13 vss power/other af14 vcc power/other af15 vcc power/other af16 vss power/other af17 vss power/other af18 vcc power/other af19 vcc power/other af20 vss power/other af21 vcc power/other af22 vcc power/other af23 vss power/other af24 vss power/other af25 vss power/other af26 vss power/other af27 vss power/other af28 vss power/other af29 vss power/other af30 vss power/other ag1 trst# tap input ag2 bpm3# common clock input/output ag3 bpm5# common clock input/output ag4 a30# source synch input/output ag5 a31# source synch input/output ag6 a29# source synch input/output ag7 vss power/other ag8 vcc power/other ag9 vcc power/other ag10 vss power/other ag11 vcc power/other table 4-2. numerical land assignment (sheet 15 of 21) land # land name signal buffer type direction ag12 vcc power/other ag13 vss power/other ag14 vcc power/other ag15 vcc power/other ag16 vss power/other ag17 vss power/other ag18 vcc power/other ag19 vcc power/other ag20 vss power/other ag21 vcc power/other ag22 vcc power/other ag23 vss power/other ag24 vss power/other ag25 vcc power/other ag26 vcc power/other ag27 vcc power/other ag28 vcc power/other ag29 vcc power/other ag30 vcc power/other ah1 vss power/other ah2 reserved ah3 vss power/other ah4 a32# source synch input/output ah5 a33# source synch input/output ah6 vss power/other ah7 vss power/other ah8 vcc power/other ah9 vcc power/other ah10 vss power/other ah11 vcc power/other ah12 vcc power/other ah13 vss power/other ah14 vcc power/other ah15 vcc power/other ah16 vss power/other ah17 vss power/other ah18 vcc power/other ah19 vcc power/other ah20 vss power/other table 4-2. numerical land assignment (sheet 16 of 21) land # land name signal buffer type direction
land listing and signal descriptions quad-core intel? xeon? processor 3200 series datasheet 63 ah21 vcc power/other ah22 vcc power/other ah23 vss power/other ah24 vss power/other ah25 vcc power/other ah26 vcc power/other ah27 vcc power/other ah28 vcc power/other ah29 vcc power/other ah30 vcc power/other aj1 bpm1# common clock input/output aj2 bpm0# common clock input/output aj3 itp_clk1 tap input aj4 vss power/other aj5 a34# source synch input/output aj6 a35# source synch input/output aj7 vss power/other aj8 vcc power/other aj9 vcc power/other aj10 vss power/other aj11 vcc power/other aj12 vcc power/other aj13 vss power/other aj14 vcc power/other aj15 vcc power/other aj16 vss power/other aj17 vss power/other aj18 vcc power/other aj19 vcc power/other aj20 vss power/other aj21 vcc power/other aj22 vcc power/other aj23 vss power/other aj24 vss power/other aj25 vcc power/other aj26 vcc power/other aj27 vss power/other aj28 vss power/other table 4-2. numerical land assignment (sheet 17 of 21) land # land name signal buffer type direction aj29 vss power/other aj30 vss power/other ak1 fc24 power/other ak2 vss power/other ak3 itp_clk0 tap input ak4 vid4 power/other output ak5 vss power/other ak6 fc8 power/other ak7 vss power/other ak8 vcc power/other ak9 vcc power/other ak10 vss power/other ak11 vcc power/other ak12 vcc power/other ak13 vss power/other ak14 vcc power/other ak15 vcc power/other ak16 vss power/other ak17 vss power/other ak18 vcc power/other ak19 vcc power/other ak20 vss power/other ak21 vcc power/other ak22 vcc power/other ak23 vss power/other ak24 vss power/other ak25 vcc power/other ak26 vcc power/other ak27 vss power/other ak28 vss power/other ak29 vss power/other ak30 vss power/other al1 fc25 power/other al2 prochot# asynch cmos input/output al3 vrdsel power/other al4 vid5 power/other output al5 vid1 power/other output al6 vid3 power/other output table 4-2. numerical land assignment (sheet 18 of 21) land # land name signal buffer type direction
land listing and signal descriptions 64 quad-core intel? xeon? processor 3200 series datasheet al7 vss power/other al8 vcc power/other al9 vcc power/other al10 vss power/other al11 vcc power/other al12 vcc power/other al13 vss power/other al14 vcc power/other al15 vcc power/other al16 vss power/other al17 vss power/other al18 vcc power/other al19 vcc power/other al20 vss power/other al21 vcc power/other al22 vcc power/other al23 vss power/other al24 vss power/other al25 vcc power/other al26 vcc power/other al27 vss power/other al28 vss power/other al29 vcc power/other al30 vcc power/other am1 vss power/other am2 vid0 power/other output am3 vid2 power/other output am4 vss power/other am5 vid6 power/other output am6 fc40 power/other am7 vid7 power/other output am8 vcc power/other am9 vcc power/other am10 vss power/other am11 vcc power/other am12 vcc power/other am13 vss power/other am14 vcc power/other am15 vcc power/other table 4-2. numerical land assignment (sheet 19 of 21) land # land name signal buffer type direction am16 vss power/other am17 vss power/other am18 vcc power/other am19 vcc power/other am20 vss power/other am21 vcc power/other am22 vcc power/other am23 vss power/other am24 vss power/other am25 vcc power/other am26 vcc power/other am27 vss power/other am28 vss power/other am29 vcc power/other am30 vcc power/other an1 vss power/other an2 vss power/other an3 vcc_sense power/other output an4 vss_sense power/other output an5 vcc_mb_ regulation power/other output an6 vss_mb_ regulation power/other output an7 vid_select power/other output an8 vcc power/other an9 vcc power/other an10 vss power/other an11 vcc power/other an12 vcc power/other an13 vss power/other an14 vcc power/other an15 vcc power/other an16 vss power/other an17 vss power/other an18 vcc power/other an19 vcc power/other an20 vss power/other an21 vcc power/other an22 vcc power/other table 4-2. numerical land assignment (sheet 20 of 21) land # land name signal buffer type direction
quad-core intel? xeon? processor 3200 series datasheet 65 land listing and signal descriptions an23 vss power/other an24 vss power/other an25 vcc power/other an26 vcc power/other an27 vss power/other an28 vss power/other an29 vcc power/other an30 vcc power/other table 4-2. numerical land assignment (sheet 21 of 21) land # land name signal buffer type direction
land listing and signal descriptions 66 quad-core intel? xeon? processor 3200 series datasheet 4.2 alphabetical signals reference table 4-3. signal description (sheet 1 of 6) name type description a[35:3]# input/ output a[35:3]# (address) define a 2 36 -byte physical memory address space. in sub-phase 1 of the address phase, these signals transmit the address of a transaction. in sub-phase 2, these signals transmit transaction type information. these signals must connect the appropriate pins/lands of all agents on the processor fsb. a[35:3]# are source synchronous signals and are latched into the receiving buffers by adstb[1:0]#. on the active-to-inactive transition of reset#, the processor samples a subset of the a[35:3]# signals to determine power-on configuration. see section 6.1 for more details. a20m# input if a20m# (address-20 mask) is asserted, the processor masks physical address bit 20 (a20#) before looking up a line in any internal cache and before driving a read/write transactio n on the bus. asserting a20m# emulates the 8086 processor's address wrap-around at the 1-mb boundary. assertion of a20m# is only suppor ted in real mode. a20m# is an asynchronous signal. however, to ensure recognition of this signal following an input/output write in struction, it must be valid along with the trdy# assertion of the corresponding input/output write bus transaction. ads# input/ output ads# (address strobe) is asserted to indicate the validity of the transaction address on the a[35:3]# and req[4:0]# si gnals. all bus agents observe the ads# activation to begin protocol checking, address decode, internal snoop, or deferred reply id match operations associated with the new transaction. adstb[1:0]# input/ output address strobes are used to latch a[35:3]# and req[4:0]# on their rising and falling edges. strobes are associated with signals as shown below. bclk[1:0] input the differential pair bclk (bus clock) determines the fsb frequency. all processor fsb agents must receive these signals to drive their outputs and latch their inputs. all external timing parameters are specif ied with respect to the rising edge of bclk0 crossing v cross . bnr# input/ output bnr# (block next request) is used to assert a bus stall by any bus agent unable to accept new bus transactions. during a bus stall, the current bus owner cannot issue any new transactions. bpm[5:0]# bpmb[3:0]# input/ output bpm[5:0]# and bpmb[3:0]# (breakpoint monitor) are breakpoint and performance monitor signals. they are outputs from the processor which indicate the status of breakpoints and programmable counters used for monitoring processor performance. bpm[5:0]# and bpmb[3:0]# should connect the appropriate pins/lands of all processor fsb agents. bpm[3:0]# are associated with core 0. bpmb[3:0]# are associated with core 1. bpm4# provides prdy# (probe ready) functionality for the tap port. prdy# is a processor output used by debug tools to determine processor debug readiness. bpm5# provides preq# (probe reques t) functionality for the tap port. preq# is used by debug tools to request debug operation of the processor. these signals do not have on-die termination. refer to section 2.5.2 for termination requirements. bpri# input bpri# (bus priority request) is used to arbitrate for ownership of the processor fsb. it must connect the appropriate pins/lands of all processor fsb agents. observing bpri# active (as asserted by the priority agent) causes all other agents to stop issuing new requests, unless such requests are part of an ongoing locked operation. the priority agent keeps bpri# asserted until all of its requests are completed, then releases the bus by de-asserting bpri#. signals associated strobe req[4:0]#, a[16:3]# adstb0# a[35:17]# adstb1#
quad-core intel? xeon? processor 3200 series datasheet 67 land listing and signal descriptions br0# input/ output br0# drives the breq0# signal in the system and is used by the processor to request the bus. during power-on conf iguration this signal is sampled to determine the agent id = 0. this signal does not have on-die termination and must be terminated. bsel[2:0] output the bclk[1:0] frequency select signals bsel[2:0] are used to select the processor input clock frequency. ta b l e 2 - 1 5 defines the possible combinations of the signals and the frequency associated with each combination. the required frequency is determined by the processor, chipset and clock synthesizer. all agents must operate at the same frequency. for more information about these signals, including termination recommendations refer to section 2.7.2 . comp8 comp[3:0] analog comp[3:0] and comp8 must be terminated to v ss on the system board using precision resistors. d[63:0]# input/ output d[63:0]# (data) are the data signals. these signals provide a 64-bit data path between the processor fsb agents, and must connect the appropriate pins/lands on all such agents. the data driver asserts drdy# to indicate a valid data transfer. d[63:0]# are quad-pumped si gnals and will, thus, be driven four times in a common clock period. d[63:0]# are latched off the falling edge of both dstbp[3:0]# and dstbn[3:0]#. each gr oup of 16 data signals correspond to a pair of one dstbp# and one dstbn#. the following table shows the grouping of data signals to data strobes and dbi#. furthermore, the dbi# signals determine the polarity of the data signals. each group of 16 data signals corresponds to one dbi# signal. when the dbi# signal is active, the corresponding data group is inverted and therefore sampled active high. dbi[3:0]# input/ output dbi[3:0]# (data bus inversion) are source synchronous and indicate the polarity of the d[63:0]# signals.the dbi[3:0]# signals are activated when the data on the data bus is inverted. if more than half the data bits, within a 16-bit group, would have been asserted electrically low, the bus agent may invert the data bus signals for that particular sub-phase for that 16-bit group. dbr# output dbr# (debug reset) is used only in processor systems where no debug port is implemented on the system board. dbr# is used by a debug port interposer so that an in-target probe can drive system reset. if a debug port is implemented in the system, dbr# is a no connect in the system. dbr# is not a processor signal. dbsy# input/ output dbsy# (data bus busy) is asserted by the agent responsible for driving data on the processor fsb to indicate that th e data bus is in use. the data bus is released after dbsy# is de-asserte d. this signal must connect the appropriate pins/lands on all processor fsb agents. table 4-3. signal descri ption (sheet 2 of 6) name type description quad-pumped signal groups data group dstbn#/ dstbp# dbi# d[15:0]# 0 0 d[31:16]# 1 1 d[47:32]# 2 2 d[63:48]# 3 3 dbi[3:0] assignment to data bus bus signal data bus signals dbi3# d[63:48]# dbi2# d[47:32]# dbi1# d[31:16]# dbi0# d[15:0]#
land listing and signal descriptions 68 quad-core intel? xeon? processor 3200 series datasheet defer# input defer# is asserted by an agent to indicate that a transaction cannot be guaranteed in-order completion. assertion of defer# is normally the responsibility of the addressed memory or input/output agent. this signal must connect the appropriate pins/lands of all processor fsb agents. drdy# input/ output drdy# (data ready) is asserted by the data driver on each data transfer, indicating valid data on the data bus. in a multi-common clock data transfer, drdy# may be de-asserted to insert idle clocks. this signal must connect the appropriate pins/lands of all processor fsb agents. dstbn[3:0]# input/ output dstbn[3:0]# are the data strobe s used to latch in d[63:0]#. dstbp[3:0]# input/ output dstbp[3:0]# are the data strobe s used to latch in d[63:0]#. fcx other fc signals are sign als that are available for compatibility with other processors. ferr#/pbe# output ferr#/pbe# (floating point e rror/pending break event) is a multiplexed signal and its meaning is qualified by stpclk#. when stpclk# is not asserted, ferr#/pbe# indicates a floati ng-point error and will be asserted when the processor detects an unmasked floating-point error. when stpclk# is not asserted, ferr#/pbe# is similar to the error# signal on the intel 387 coprocessor, and is included for co mpatibility with systems using ms-dos*- type floating-point error reporting. when stpclk# is asserted, an assertion of ferr#/pbe# indicates that the processor has a pending break event waiting for service. the assertion of ferr#/pbe# indicates that the processor should be returned to the normal state. for additional information on the pending break event functionality, including the identification of support of the feature and enable/disable informat ion, refer to volume 3 of the intel architecture software developer's manual and the intel processor identification and the cpuid instruction application note. gtlref[3:0] input gtlref[3:0] determine the sign al reference level for gtl+ input signals. gtlref is used by the gtl+ receivers to determine if a signal is a logical 0 or logical 1. hit# hitm# input/ output input/ output hit# (snoop hit) and hitm# (hit modified) convey transaction snoop operation results. any fsb agent may assert both hit# and hitm# together to indicate that it requires a snoop stall, which can be continued by reasserting hit# and hitm# together. ierr# output ierr# (internal error) is asserted by a processor as the result of an internal error. assertion of ierr# is usually accompanied by a shutdown transaction on the processor fsb. this transaction may optionally be converted to an external error signal (e.g., nmi) by sy stem core logic. the processor will keep ierr# asserted until the assertion of reset#. this signal does not have on-die termination. refer to section 2.5.2 for termination requirements. table 4-3. signal description (sheet 3 of 6) name type description signals associated strobe d[15:0]#, dbi0# dstbn0# d[31:16]#, dbi1# dstbn1# d[47:32]#, dbi2# dstbn2# d[63:48]#, dbi3# dstbn3# signals associated strobe d[15:0]#, dbi0# dstbp0# d[31:16]#, dbi1# dstbp1# d[47:32]#, dbi2# dstbp2# d[63:48]#, dbi3# dstbp3#
quad-core intel? xeon? processor 3200 series datasheet 69 land listing and signal descriptions ignne# input ignne# (ignore numeric error) is asserted to the processor to ignore a numeric error and continue to execute noncontrol floating-point instructions. if ignne# is de-asserted, the processor generates an exception on a noncontrol floating-point instruction if a previous floating-point instruction caused an error. ignne# has no effect when the ne bit in control register 0 (cr0) is set. ignne# is an asynchronous signal. however, to ensure recognition of this signal following an input/output write in struction, it must be valid along with the trdy# assertion of the corresponding input/output write bus transaction. init# input init# (initialization), when asserted, resets integer registers inside the processor without affecting its internal caches or floating-point registers. the processor then begins execution at the power-on reset vector configured during power-on configuration. the processor continues to handle snoop requests during init# assertion. init# is an asynchronous signal and must connect the appropriate pins/lands of all processor fsb agents. itp_clk[1:0] input itp_clk[1:0] are copies of bc lk that are used only in processor systems where no debug port is implemented on the system board. itp_clk[1:0] are used as bclk[1:0] references for a debug port implemented on an interposer. if a debug port is implemented in the system, itp_clk[1:0] are no connects in the system. these are not processor signals. lint[1:0] input lint[1:0] (local apic interrupt) must connect the appropriate pins/lands of all apic bus agents. when the apic is disabled, the lint0 signal becomes intr, a maskable interrupt request signal, and lint1 becomes nmi, a nonmaskable interrupt. intr and nmi are backward compatible with the signals of those names on the pentium processor. both signals are asynchronous. both of these signals must be software configured via bios programming of the apic register space to be used either as nmi/intr or lint[1:0]. because the apic is enabled by default after reset, operation of these signals as lint[1:0] is the default configuration. lock# input/ output lock# indicates to the system that a transaction must occur atomically. this signal must connect the appropriate pins/lands of all processor fsb agents. for a locked sequence of transactions, lock# is asserted from the beginning of the first transaction to the end of the last transaction. when the priority agent asserts bpri # to arbitrate for ownership of the processor fsb, it will wait until it ob serves lock# de-asserted. this enables symmetric agents to retain ownership of the processor fsb throughout the bus locked operation and ensu re the atomicity of lock. peci input/ output peci is a proprietary one-wire bus interface. see section 5.3 for details. prochot# input/ output as an output, prochot# (processor hot) will go ac tive when the processor temperature monitoring sensor detects that the processor has reached its maximum safe operating temperature. this indicates that the processor thermal control circuit (tcc) has been ac tivated, if enabled. as an input, assertion of prochot# by the system will activate the tcc, if enabled. the tcc will remain active until the system de-asserts prochot#. see section 5.2.4 for more details. pwrgood input pwrgood (power good) is a processor input. the processor requires this signal to be a clean indication that the clocks and power supplies are stable and within their specifications. ?clean? implies that the signal will remain low (capable of sinking leakage current), wi thout glitches, from the time that the power supplies are turned on until they co me within specification. the signal must then transition monotonically to a high state. pwrgood can be driven inactive at any time, but clocks and power must again be stable before a subsequent rising edge of pwrgood. the pwrgood signal must be supplied to the processor; it is used to protect internal circuits against voltage sequen cing issues. it should be driven high throughout boundary scan operation. req[4:0]# input/ output req[4:0]# (request command) must connect the appropriate pins/lands of all processor fsb agents. they are asserted by the current bus owner to define the currently active transaction type. these signals are source synchronous to adstb0#. table 4-3. signal descri ption (sheet 4 of 6) name type description
land listing and signal descriptions 70 quad-core intel? xeon? processor 3200 series datasheet reset# input asserting the reset# signal resets the processor to a known state and invalidates its internal caches without writing back any of their contents. for a power-on reset, reset# must stay ac tive for at least one millisecond after v cc and bclk have reached their proper specifications. on observing active reset#, all fsb agents will de-assert their outputs wi thin two clocks. reset# must not be kept asserted for more than 10 ms while pwrgood is asserted. a number of bus signals are sampled at the active-to-inactive transition of reset# for power-on configuration. these configuration options are described in the section 6.1 . this signal does not have on-die termination and must be terminated on the system board. reserved all reserved lands must remain un connected. connection of these lands to v cc , v ss , v tt , or to any other signal (including each other) can result in component malfunction or incompat ibility with futu re processors. rs[2:0]# input rs[2:0]# (response status) are driven by the response agent (the agent responsible for completion of the current transaction), and must connect the appropriate pins/lands of all processor fsb agents. sktocc# output sktocc# (socket occupied) will be pulled to ground by the processor. system board designers may use this signal to determine if the processor is present. smi# input smi# (system management interrupt ) is asserted asynchronously by system logic. on accepting a system management interrupt, the processor saves the current state and enter system management mode (smm). an smi acknowledge transaction is issued, and the processor begins program execution from the smm handler. if smi# is asserted during the de-ass ertion of reset#, the processor will tri- state its outputs. stpclk# input stpclk# (stop clock), when asserted, causes the processor to enter a low power stop-grant state. the processor issues a stop-grant acknowledge transaction, and stops providing internal clock signals to all processor core units except the fsb and apic units. the processor continues to snoop bus transactions and service interrupts while in stop-grant state. when stpclk# is de-asserted, the processor restarts its internal clock to all units and resumes execution. the assertion of stpclk# has no effect on the bus clock; stpclk# is an asynchronous input. tck input tck (test clock) provides the clock input for the processor test bus (also known as the test access port). tdi, tdi_m input tdi and tdi_m (test data in) tr ansfer serial test data into the processor cores. tdi and tdi_m provide the serial input needed for jtag specification support. tdi connects to core 0. tdi_m connects to core 1. tdo, tdo_m output tdo and tdo_m (test data out) transfer serial test data out of the processor cores. tdo and tdi_m provide the serial output needed for jtag specification support. tdo connects to core 1. tdo_m connects to core 0. testhi[13, 11:10,7:0] input testhi[13,11:10,7:0] must be conn ected to the processor?s appropriate power source (refer to vtt_out_left and vtt_out_right signal description) through a resistor for proper processor operation. see section 2.4 for more details. thermtrip# output in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reache d a temperature approximately 20 c above the maximum t c . assertion of thermtrip# (thermal trip) indicates the processor junction temperature has reached a level beyond where permanent silicon damage may occur. upon assertion of thermtrip#, the processor will shut off its internal clocks (thus, halting program execution) in an attempt to reduce the processor junction temperature. to protect the processor, its core voltage (v cc ) must be removed following the assertion of thermtrip#. driving of the thermtrip# signal is enabled within 10 s of the assertion of pwrgood (provided v tt and v cc are valid) and is disabled on de-assertion of pwrgood (if v tt or v cc are not valid, thermtrip# may also be disabled). once activated, thermtrip# remains latched until pwrgood, v tt , or v cc is de-asserted. while the de-assertion of the pwrgood, v tt , or v cc will de-assert thermtrip#, if the processor?s junction temperature remains at or above the tr ip level, thermtrip# will again be asserted within 10 s of the assertion of pwrgood (provided v tt and v cc are valid). table 4-3. signal description (sheet 5 of 6) name type description
quad-core intel? xeon? processor 3200 series datasheet 71 land listing and signal descriptions tms input tms (test mode select) is a jtag specification support signal used by debug tools. trdy# input trdy# (target ready) is asserted by the target to indicate that it is ready to receive a write or implicit writeback data transfer. trdy# must connect the appropriate pins/lands of all fsb agents. trst# input trst# (test reset) resets the test access port (tap) logic. trst# must be driven low during power on reset. vcc input vcc are the power pins for the processor. the voltage supplied to these pins is determined by the vid[7:0] pins. vccpll input vccpll provides isolated po wer for internal processor fsb plls. vcc_sense output vcc_sense is an isolated low impedance connection to processor core power (v cc ). it can be used to sense or measure voltage near the silicon with little noise. vcc_mb_ regulation output this land is provided as a volt age regulator feedback sense point for v cc . it is connected internally in the processor package to the sense point land u27 as described in the voltage regulator-down (vrd) 11.0 processor power delivery design guidelines for desktop lga775 socket. vid[7:0] output vid[7:0] (voltage id) signals are used to support automatic selection of power supply voltages (v cc ). refer to the voltage regulator-down (vrd) 11.0 processor power delivery design gu idelines for desk top lga775 socket for more information. the voltage supply for these signals must be valid before the vr can supply v cc to the processor. conversely, the vr output must be disabled until the voltage supply for the vid signals becomes valid. the vid signals are needed to support the processor voltage specification variations. see ta b l e 2 - 1 for definitions of these signals. the vr must supply the voltage that is requested by the signals, or disable itself. vid_select output this land is ti ed high on the processor package and is used by the vr to choose the proper vid table. refer to the voltage regulator-down (vrd) 11.0 processor power delivery design gu idelines for desktop lga775 socket for more information. vrdsel input this input should be left as a no connect in order for the processor to boot. the processor will not boot on legacy platforms where this land is connected to v ss . vss input vss are the ground pins for the processor and should be connected to the system ground plane. vssa input vssa is the isolated ground for internal plls. vss_sense output vss_sense is an isolated low impedance connection to processor core v ss . it can be used to sense or measure ground near the silicon with little noise. vss_mb_ regulation output this land is provid ed as a voltage regulator feedback sense point for v ss . it is connected internally in the processor package to the sense point land v27 as described in the voltage regulator-down (vrd) 11.0 processor power delivery design guidelines for desktop lga775 socket. vtt miscellaneous voltage supply. vtt_out_left vtt_out_right output the vtt_out_left and vtt_out_righ t signals are included to provide a voltage supply for some signals that require termination to v tt on the motherboard. vtt_sel output the vtt_sel signal is used to select the correct v tt voltage level for the processor. this land is connecte d internally in the package to v tt . table 4-3. signal descri ption (sheet 6 of 6) name type description
land listing and signal descriptions 72 quad-core intel? xeon? processor 3200 series datasheet
quad-core intel? xeon? processor 3200 series datasheet 73 thermal specifications and design considerations 5 thermal specifications and design considerations 5.1 processor thermal specifications the processor requires a thermal solution to maintain temperatures within the operating limits as set forth in section 5.1.1 . any attempt to operate the processor outside these operating limits may result in permanent damage to the processor and potentially other components within the sy stem. as processor technology changes, thermal management becomes increasingly crucial when building computer systems. maintaining the proper thermal environmen t is key to reliable, long-term system operation. a complete thermal solution includes bo th component and system level thermal management features. component level thermal solutions can include active or passive heatsinks attached to the processor integrat ed heat spreader (ihs). typical system level thermal solutions may consist of system fans combined with ducting and venting. for more information on designing a component level thermal solution, refer to the quad-core intel ? xeon ? processor 3200 series thermal and mechanical design guidelines . note: the boxed processor will ship with a component thermal solution. refer to chapter 7 for details on the boxed processor. 5.1.1 thermal specifications to allow for the optimal operation and long-term reliability of intel processor-based systems, the system/processor thermal solution should be designed such that the processor remains within the minimum and maximum case temperature (t c ) specifications when operating at or below the thermal design power (tdp) value listed per frequency in ta b l e 5 - 1 . thermal solutions not designed to provide this level of thermal capability may affect the long-term re liability of the processor and system. for more details on thermal solution design, refer to the quad-core intel ? xeon ? processor 3200 series thermal and mechanical design guidelines . the processor uses a methodology for managing processor temperatures which is intended to support acoustic noise reduction through fan speed control. selection of the appropriate fan speed is based on the relative temperature data reported by the processor?s platform environment control interface (peci) bus as described in section 5.3.1.1 . the temperature reported over peci is always a negative value and represents a delta below the onset of thermal control circuit (tcc) activation, as indicated by prochot# (see section 5.2 ). systems that implement fan speed control must be designed to take these conditions in to account. systems that do not alter the fan speed only need to guarantee the ca se temperature meets the thermal profile specifications. to determine a processor's case temperature specification based on the thermal profile, it is necessary to accurately measure processor power dissipation. intel has developed a methodology for accurate power measurement that correlates to intel test temperature and voltage conditions. refer to the quad-core intel ? xeon ? processor 3200 series thermal and mechanical design guidelines .
thermal specifications and design considerations 74 quad-core intel? xeon? processor 3200 series datasheet the case temperature is defined at the geometric top center of the processor. analysis indicates that real applications are unlikely to cause the processor to consume maximum power dissipation for sustained time periods. intel recommends that complete thermal solution designs target the thermal design power (tdp) indicated in ta b l e 5 - 1 instead of the maximum processor power consumption. the thermal monitor feature is designed to protect the processo r in the unlikely event that an application exceeds the tdp recommendation for a sustaine d periods of time. for more details on the usage of this feature, refer to section 5.2 . in all cases the thermal monitor and thermal monitor 2 feature must be enable d for the processor to remain within specification. table 5-1. processor thermal specifications processor number core frequency (ghz) thermal design power (w) extended halt power (w) 1 notes: 1. specification is at 50 c t c and typical voltage loadline. 775_vr_ config_05b guidance 2 2. 775_vr_config_05b guidelines provide a design ta rget for meeting future thermal requirements. minimum t c (c) maximum t c (c) notes x3220 2.40 105 50 775_vr_config _05b 5see ta b l e 5 - 2 and figure 5-1 3, 4 3. thermal design power (tdp) should be used for proces sor thermal solution design targets. the tdp is not the maximum power that the processor can dissipate. 4. this table shows the maximum tdp for a given frequen cy range. individual proc essors may have a lower tdp. therefore, the maximum t c will vary depending on the tdp of the individual processor. refer to thermal profile figure and asso ciated table for the allowed combinations of power and t c . x3210 2.13 105 50 5 3 , 4
quad-core intel? xeon? processor 3200 series datasheet 75 thermal specifications and design considerations table 5-2. thermal profile for 105 w processor power (w) maximum tc (c) power (w) maximum tc (c) power (w) maximum tc (c) power (w) maximum tc (c) 0 43.3 28 48.3 56 53.4 84 58.4 2 43.7 30 48.7 58 53.8 86 58.8 4 44.0 32 49.1 60 54.1 88 59.1 6 44.4 34 49.4 62 54.5 90 59.5 8 44.7 36 49.8 64 54.9 92 59.9 10 45.1 38 50.1 66 55.2 94 60.3 12 45.5 40 50.5 68 55.4 96 60.6 14 45.7 42 50.9 70 55.9 98 60.9 16 46.1 44 51.2 72 56.3 100 61.3 18 46.4 46 51.6 74 56.7 102 61.7 20 46.9 48 51.9 76 57.0 104 62.0 22 47.3 50 52.3 78 57.4 105 62.2 24 47.6 52 52.7 80 57.7 26 48.0 54 53.0 82 58.1 figure 5-1. thermal profile for 105 w processor y = 0.18x + 43.3 40.0 45.0 50.0 55.0 60.0 65.0 0 1020 30405060 708090100110120130 power (w)
thermal specifications and design considerations 76 quad-core intel? xeon? processor 3200 series datasheet 5.1.2 thermal metrology the maximum and minimum case temperatures (t c ) for the processor is specified in ta b l e 5 - 1 . this temperature specification is meant to help ensure proper operation of the processor. figure 5-2 illustrates where intel recommends t c thermal measurements should be made. for detailed guidelines on temperature measurement methodology, refer to the quad-core intel ? xeon ? processor 3200 series thermal and mechanical design guidelines . 5.2 processor thermal features 5.2.1 thermal monitor the thermal monitor feature helps control th e processor temperature by activating the thermal control circuit (tcc) when the processor silicon reaches its maximum operating temperature. the tcc reduces processor power consumption by modulating (starting and stopping) the internal processor core clocks. the thermal monitor feature must be enabled for the processor to be operating within specifications. the temperature at which thermal monitor activates the thermal control circuit is not user configurable and is not software visible. bu s traffic is snooped in the normal manner, and interrupt requests are latched (and serviced during the time that the clocks are on) while the tcc is active. when the thermal monitor feature is enabled, and a high temperature situation exists (that is, tcc is active), the clocks will be modulated by alternately turning the clocks off and on at a duty cycle specific to the processor (typically 30?50%). clocks often will not be off for more than 3.0 microseconds when the tcc is active. cycle times are processor speed dependent and will decrease as processor core frequencies increase. a small amount of hysteresis has been included to prevent rapid active/inactive transitions of the tcc when the processor temperature is near its maximum operating temperature. once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the tcc goes inactive and clock modulation ceases. figure 5-2. case temperature (t c ) measurement location 37.5 mm measure t c at this point (geometric center of the package) 37.5 mm 37.5 mm measure t c at this point (geometric center of the package) 37.5 mm
quad-core intel? xeon? processor 3200 series datasheet 77 thermal specifications and design considerations with a properly designed and characterized th ermal solution, it is anticipated that the tcc would only be activated for very shor t periods of time when running the most power intensive applications. the processo r performance impact due to these brief periods of tcc activation is expected to be so minor that it would be immeasurable. an under-designed thermal solution that is not able to prevent excessive activation of the tcc in the anticipated ambient environment may cause a noticeable performance loss, and in some cases may result in a t c that exceeds the specified maximum temperature and may affect the long-term re liability of the processor. in addition, a thermal solution that is significantly under-designed may not be capable of cooling the processor even when the tcc is active continuously. refer to the quad-core intel ? xeon ? processor 3200 series thermal and mechanical design guidelines for information on designing a thermal solution. the duty cycle for the tcc, when activated by the thermal monitor, is factory configured and cannot be modified. the thermal monitor does not require any additional hardware, software drivers, or interrupt handling routines. 5.2.2 thermal monitor 2 the processor also supports an additional power reduction capability known as thermal monitor 2. this mechanism provides an efficient means for limiting the processor temperature by reducing the power consumption within the processor. when thermal monitor 2 is enabled, and a high temperature situation is detected, the thermal control circuit (tcc) will be activated. the tcc causes the processor to adjust its operating frequency (via the bus multiplie r) and input voltage (via the vid signals). this combination of reduced frequency and vid results in a reduction to the processor power consumption. a processor enabled for thermal monitor 2 includes two operating points, each consisting of a specific operating freque ncy and voltage. the first operating point represents the normal operating condition fo r the processor. under this condition, the core-frequency-to-fsb multiple utilized by the processor is that contained in the clock_flex_max msr and the vid is that specified in ta b l e 2 - 3 . these parameters represent normal system operation. the second operating point consists of both a lower operating frequency and voltage. when the tcc is activated, the processor automatically transitions to the new frequency. this transition occurs very rapidly (on the order of 5 s). during the frequency transition, the processor is unable to service any bus requests, and consequently, all bus traffic is blocked. ed ge-triggered interrupts will be latched and kept pending until the processor resumes operation at the new frequency. once the new operating frequency is engaged, the processor will transition to the new core operating voltage by issuing a new vid code to the voltage regulator. the voltage regulator must support dynamic vid steps in order to support thermal monitor 2. during the voltage change, it will be necessary to transition through multiple vid codes to reach the target operating voltage. each step will likely be one vid table entry (see ta b l e 2 - 3 ). the processor continues to execute instructions during the voltage transition. operation at the lower voltage reduces the power consumption of the processor. a small amount of hysteresis has been included to prevent rapid active/inactive transitions of the tcc when the processor temperature is near its maximum operating temperature. once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the operating frequency and
thermal specifications and design considerations 78 quad-core intel? xeon? processor 3200 series datasheet voltage transition back to the normal system operating point. transition of the vid code will occur first, in order to insure proper operation once the processor reaches its normal operating frequency. refer to figure 5-3 for an illustration of this ordering. the prochot# signal is asserted when a high temperature situation is detected, regardless of whether thermal monitor or thermal monitor 2 is enabled. it should be noted that the thermal monitor 2 tcc cannot be activated via the on demand mode. the thermal monitor tcc, however, can be activated through the use of the on demand mode. 5.2.3 on-demand mode the processor provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumptio n. this mechanism is referred to as ?on- demand? mode and is distinct from the thermal monitor feature. on-demand mode is intended as a means to reduce system level power consumption. systems using the processor must not rely on software usage of this mechanism to limit the processor temperature. the processor provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumptio n. this mechanism is referred to as ?on- demand? mode and is distinct from the thermal monitor and thermal monitor 2 features. on-demand mode is intended as a means to reduce system level power consumption. systems utilizing the clovertown processor s must not rely on software usage of this mechanism to limit the processor temperature. if bit 4 of the ia32_clock_modulation msr is set to a ?1?, the processor will immediately reduce its power consumption via modulation (starting and stopping) of the internal core clock, independent of the processor temperature. when using on-demand mode, the duty cycle of the clock modulation is pr ogrammable via bits 3:1 of the same ia32_clock_modulation msr. in on-demand mode, the duty cycle can be programmed from 12.5% on/ 87.5% off to 87.5% on/ 12.5% off in 12.5% increments. on-demand mode may be used in conjunction with the thermal monitor; however, if figure 5-3. thermal monitor 2 frequency and voltage ordering vid frequency temperature t tm2 f max f tm2 vid vid tm2 prochot#
quad-core intel? xeon? processor 3200 series datasheet 79 thermal specifications and design considerations the system tries to enable on-demand mode at the same time the tcc is engaged, the factory configured duty cycle of the tcc will override the duty cycle selected by the on- demand mode. 5.2.4 prochot# signal an external signal, prochot# (processor hot), is asserted when the processor core temperature has reached its maximum operat ing temperature. if the thermal monitor is enabled (note that the thermal monitor must be enabled for the processor to be operating within specification), the tcc will be active when prochot# is asserted. the processor can be configured to generate an interrupt upon the assertion or de- assertion of prochot#. as an output, prochot# (processor hot) will go active when the processor temperature monitoring sensor detects that one or both cores has reached its maximum safe operating temperature. this indicates that the processor thermal control circuit (tcc) has been activated, if enabled. as an input, assertion of prochot# by the system will activate the tcc, if enabled, for both cores. the tcc will remain active until the system de-asserts prochot#. prochot# allows for some protection of various components from over-temperature situations. the prochot# signal is bi-directional in that it can either signal when the processor (either core) has reached its maximum operating temperature or be driven from an external source to activate the tcc. the ability to activate the tcc via prochot# can provide a means for thermal protection of system components. prochot# can allow vr thermal designs to target maximum sustained current instead of maximum current. systems should still provide proper cooling for the vr, and rely on prochot# only as a backup in case of system cooling failure. the system thermal design should allow the power delivery circuitry to operate within its temperature specification even while the processor is oper ating at its thermal design power. with a properly designed and characterized thermal solution, it is anticipated that prochot# would only be asserted for very short peri ods of time when running the most power intensive applications. an under-designed ther mal solution that is not able to prevent excessive assertion of prochot# in the an ticipated ambient environment may cause a noticeable performance loss. refer to the the voltage regulator-down (vrd) 11.0 processor power delivery design guidelines for desktop lga775 socket for details on implementing the bi-directional prochot# feature. 5.2.5 thermtrip# signal regardless of whether or not thermal monitor or thermal monitor 2 is enabled, in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached an elevated temperatur e (refer to the thermtrip# definition in ta b l e 4 - 3 ). at this point, the fsb signal thermt rip# will go active and stay active as described in ta b l e 4 - 3 . thermtrip# activation is independent of processor activity and does not generate any bus cycles. if thermtrip# is asserted, processor core voltage (v cc ) must be removed within the timeframe defined in ta b l e 2 - 9 .
thermal specifications and design considerations 80 quad-core intel? xeon? processor 3200 series datasheet 5.3 platform environment control interface (peci) 5.3.1 introduction platform environment control interface (p eci) offers an interface for thermal monitoring of intel processor and chipset components. it uses a single wire; thus, alleviating routing congestion issues. peci uses crc checking on the host side to ensure reliable transfers between the host and client devices. also, data transfer speeds across the peci interface are negotiable within a wide range (2 kbps to 2 mbps). the peci interface on the processo r is disabled by default and must be enabled through bios. 5.3.1.1 key difference with legacy diode-based thermal management fan speed control solutions based on peci use a t control value stored in the processor ia32_temperature_target msr. the t control msr uses the same offset temperature format as peci though it contains no sign bit. thermal management devices should infer the t control value as negative. thermal management algorithms should use the relative temperature value de livered over peci in conjunction with the t control msr value to control or optimize fan speeds. figure 5-4 shows a conceptual fan control diagram using peci temperatures. the relative temperature value reported over peci represents the delta below the onset of thermal control circuit (tcc) activation as indicated by prochot# assertions. as the temperature approaches tcc activation, the peci value approaches zero. tcc activates at a peci count of zero. . figure 5-4. conceptual fan control on peci-based platforms mi n max fan speed (rpm) t control setting tcc activation temperature peci = 0 peci = -10 peci = -20 temperature note: not intended to depict actual implementation
quad-core intel? xeon? processor 3200 series datasheet 81 thermal specifications and design considerations 5.3.2 peci specifications 5.3.2.1 peci device address the socket 0 peci register resides at address 30h and socket 1 resides at 31h. note that each address also supports two domains (domain 0 and domain 1). for more information on peci domains, refer to the platform environment control interface specification . 5.3.2.2 peci command support peci command support is covered in detail in the platform environment control interface specification . refer to this document for details on supported peci command function and codes. 5.3.2.3 peci fault handling requirements peci is largely a fault tolerant interface, including noise immunity and error checking improvements over other comparable industry standard interfaces. the peci client is as reliable as the device that it is embedded in, and thus given operating conditions that fall under the specificat ion, the peci will always respond to requests and the protocol itself can be relied upon to detect any transmission failures. there are, however, certain scenarios where the peci is known to be unresponsive. prior to a power on reset# and during reset# assertion, peci is not ensured to provide reliable thermal data. system desi gns should implement a default power-on condition that ensures proper processor oper ation during the time frame when reliable data is not available via peci. to protect platforms from potential operational or safety issues due to an abnormal condition on peci, the host controller should take action to protect the system from possible damaging states. it is recommended that the peci host controller take appropriate action to protect the client proc essor device if valid temperature readings have not been obtained in response to th ree consecutive gettemp0()s or gettemp1()s or for a one second time interval. the host controller may also implement an alert to software in the event of a critical or continuous fault condition. 5.3.2.4 peci gettemp0() and ge ttemp1() error code support the error codes supported for the processor gettemp0() and gettemp1() commands are listed in ta b l e 5 - 3 . table 5-3. gettemp0() and gettemp1() error codes error code description 8000h general sensor error 8002h sensor is operational, but has detected a temperature below its operational range (underflow).
thermal specifications and design considerations 82 quad-core intel? xeon? processor 3200 series datasheet
quad-core intel? xeon? processor 3200 series datasheet 83 features 6 features 6.1 power-on configuration options several configuration options can be config ured by hardware. the processor samples the hardware configuration at reset, on the active-to-inactive transition of reset#. for specifications on these options, refer to ta b l e 6 - 1 . the sampled information configures the processor for subsequent operation. these configuration options cannot be changed except by another reset. all resets reconfigure the processor; for reset purposes, the pr ocessor does not distinguish between a "warm" reset and a "power-on" reset. 6.2 clock control and low power states the processor allows the use of autohalt and stop-grant states to reduce power consumption by stopping the clock to internal sections of the processor, depending on each particular state. see figure 6-1 for a visual representation of the processor low power states. table 6-1. power-on configuration option signals configuration option signal 1,2,3 notes: 1. asserting this signal du ring reset# will select the corresponding option. 2. address signals not identified in this table as configuration options should not be asserted during reset#. 3. disabling of any of the cores with in the processor must be handled by configuring the ext_config model specific register (msr). this msr will allow for the disabling of a single co re per die within the package. output tristate smi# execute bist a3# disable dynamic bus parking a25# symmetric agent arbitration id br0# reserved a[8:5]#, a[24:4]#, a[35:26]#
features 84 quad-core intel? xeon? processor 3200 series datasheet 6.2.1 normal state this is the normal operating state for the processor. 6.2.2 halt and extended halt powerdown states the processor supports the halt or extended halt powerdown state. the extended halt powerdown must be enabled via the bios for the processor to remain within its specification. the extended halt state is a lower power state as compared to the stop grant state. if extended halt is not enabled, the defa ult powerdown state entered will be halt. refer to the sections below for details ab out the halt and extended halt states. 6.2.2.1 halt powerdown state halt is a low power state entered when all the processor cores have executed the halt or mwait instructions. when one of the proc essor cores executes the halt instruction, that processor core is halted, however, the other processor continues normal operation. the processor will transition to the normal state upon the occurrence of smi#, init#, or lint[1:0] (nmi, intr). reset# will caus e the processor to immediately initialize itself. the return from a system management interrupt (smi) handler can be to either normal mode or the halt power down state. see the intel architecture software developer's manual, volume iii: system programmer's guide for more information. figure 6-1. processor low power state machine normal state - normal execution stop grant state - bclk running - snoops and interrupts allowed stop grant snoop state - bclk running - service snoops to cahces extended halt snoop or halt snoop state - bclk running - service snoops to cahces extended halt or halt state - bclk running - snoops and interrupts allowed halt or mwait instruction and halt bus cycle generated init#, binit#, intr, nmi, smi#, reset#, fsb interrupts stpclk# asserted stpclk# de-asserted stpclk# asserted stpclk# de-asserted snoop event occurs snoop event serviced snoop event occurs snoop event serviced sleepstatefigure
quad-core intel? xeon? processor 3200 series datasheet 85 features the system can generate a stpclk# while th e processor is in the halt power down state. when the system deasserts the st pclk# interrupt, the processor will return execution to the halt state. while in halt power down state, the processor will process bus snoops. 6.2.2.2 extended halt powerdown state extended halt is a low power state entered when all processor cores have executed the halt or mwait instructions and extended halt has been enabled via the bios. when one of the processor cores executes the halt instruction, that logical processor is halted; however, the other processor co ntinues normal operation. the extended halt powerdown must be enabled via the bios for the processor to remain within its specification. not all processors are capable of supporting extended halt state. more details on which processor frequencies will support this feature will be provided in future releases of the quad-core intel ? xeon ? processor 3200 series specification update when available. the processor will automatically transition to a lower frequency and voltage operating point before entering the extended halt st ate. note that the processor fsb frequency is not altered; only the internal core fr equency is changed. when entering the low power state, the processor will first switch to the lower bus ratio and then transition to the lower vid. while in extended halt state, the processor will process bus snoops. the processor exits the extended halt st ate when a break event occurs. when the processor exits the extended halt state, it will first transition the vid to the original value and then change the bus ratio back to the original value. 6.2.3 stop grant state when the stpclk# signal is asserted, the stop grant state of the processor is entered 20 bus clocks after the response phase of the processor-issued stop grant acknowledge special bus cycle. the proce ssor will issue two stop grant acknowledge special bus cycles, once for each die. once the stpclk# pin has been asserted, it may only be deasserted once the processor is in the stop grant state. all processor cores will enter the stop-grant state once the st pclk# pin is asserted. additionally, all processor cores must be in the stop grant state before the deassertion of stpclk#. since the gtl+ signals receive power from the fsb, these signals should not be driven (allowing the level to return to v tt ) for minimum power drawn by the termination resistors in this state. in addition, all other input signals on the fsb should be driven to the inactive state. reset# will cause the processor to immediatel y initialize itself, but the processor will stay in stop-grant state. a transition back to the normal state will occur with the de- assertion of the stpclk# signal. a transition to the grant snoop state will occur when the processor detects a snoop on the fsb (see section 6.2.4 ). while in the stop-grant state, smi#, init #, and lint[1:0] will be latched by the processor, and only serviced when the proce ssor returns to the normal state. only one occurrence of each event will be recogniz ed upon return to the normal state.
features 86 quad-core intel? xeon? processor 3200 series datasheet while in stop-grant state, the processor will process a fsb snoop. 6.2.4 extended halt snoo p or halt snoop state, stop grant snoop state the extended halt snoop state is used in conjunction with the new extended halt state. if extended halt state is not en abled in the bios, the default snoop state entered will be the halt snoop state. refer to the sections below for details on halt snoop state, grant snoop state and extended halt snoop state. 6.2.4.1 halt snoop state, stop grant snoop state the processor will respond to snoop transactio ns on the fsb while in stop-grant state or in halt power down state. during a sn oop transaction, the processor enters the halt snoop state:stop grant snoop state. the processor will stay in this state until the snoop on the fsb has been serviced (whether by the processor or another agent on the fsb). after the snoop is serviced, the proce ssor will return to the stop grant state or halt power down state, as appropriate. 6.2.4.2 extended halt snoop state the extended halt snoop state is the defa ult snoop state when the extended halt state is enabled via the bios. the processor will remain in the lower bus ratio and vid operating point of the extended halt state. while in the extended halt snoop state, snoops are handled the same way as in the halt snoop state. after the snoop is serviced the processor will return to the extended halt state.
quad-core intel? xeon? processor 3200 series datasheet 87 boxed processor specifications 7 boxed processor specifications the processor will also be offered as an intel boxed processor. intel boxed processors are intended for system integrators who build systems from baseboards and standard components. the boxed processor will be supplied with a cooling solution. this chapter documents baseboard and system requirements for the cooling solution that will be supplied with the boxed processor. this chapter is particularly important for oems that manufacture baseboards for system integrator s. unless otherwise noted, all figures in this chapter are dimensioned in m illimeters and inches [in brackets]. figure 7-1 shows a mechanical representation of a boxed processor. note: drawings in this section reflect only the specifications on the intel boxed processor product. these dimensions should not be used as a generic keep-out zone for all cooling solutions. it is the system designers? responsibility to consider their proprietary cooling solution when designing to the required keep-out zone on their system platforms and chassis. refer to the quad-core intel? xeon? processor 3200 series thermal and mechanical design guidelines for further guidance. contact your local intel sales representative for this document. note: the airflow of the fan heatsink is into the center and out of the sides of the fan heatsink. figure 7-1. mechanical represen tation of the boxed processor
boxed processor specifications 88 quad-core intel? xeon? processor 3200 series datasheet 7.1 mechanical specifications 7.1.1 boxed processor cooling solution dimensions this section documents the mechanical spec ifications of the boxed processor. the boxed processor will be shipped with an unattached fan heatsink. figure 7-1 shows a mechanical representation of the boxed processor. clearance is required around the fan heatsi nk to ensure unimpeded airflow for proper cooling. the physical space requirements an d dimensions for the boxed processor with assembled fan heatsink are shown in figure 7-2 (side view), and figure 7-3 (top view). the airspace requirements for the boxed processor fan heatsink must also be incorporated into new baseboard and syst em designs. airspace requirements are shown in figure 7-7 and figure 7-8 . note that some figures have centerlines shown (marked with alphabetic designations) to clarify relative dimensioning. figure 7-2. space requirements fo r the boxed processor (side view) boxed proc sideview 95.0 [3.74] 10.0 [0.39] 25.0 [0.98] 81.3 [3.2]
quad-core intel? xeon? processor 3200 series datasheet 89 boxed processor specifications notes: 1. diagram does not show the attached hardware for the clip design and is provided only as a mechanical representation. 7.1.2 boxed processor fan heatsink weight the boxed processor fan heatsink will not weigh more than 550 grams. see chapter 5 and the quad-core intel ? xeon ? processor 3200 series thermal and mechanical design guidelines for details on the processor weight and heatsink requirements. figure 7-3. space requirements fo r the boxed processor (top view) figure 7-4. space requirements for the boxed processor (overall view)
boxed processor specifications 90 quad-core intel? xeon? processor 3200 series datasheet 7.1.3 boxed processor retention mechanism and heatsink attach clip assembly the boxed processor thermal solution requires a heatsink attach clip assembly, to secure the processor and fan heatsink in the baseboard socket. the boxed processor will ship with the heatsink attach clip assembly. 7.2 electrical requirements 7.2.1 fan heatsink power supply the boxed processor's fan heatsink requires a +12 v power supply. a fan power cable will be shipped with the boxed processor to draw power from a power header on the baseboard. the power cable conne ctor and pinout are shown in figure 7-5 . baseboards must provide a matched power header to support the boxed processor. ta b l e 7 - 1 contains specifications for the input and output signals at the fan heatsink connector. the fan heatsink outputs a sense signal, which is an open- collector output that pulses at a rate of 2 pulses per fan revolution. a baseboard pull-up resistor provides v oh to match the system board-mounted fan speed mo nitor requirements, if applicable. use of the sense signal is optional. if the sense signal is not used, pin 3 of the connector should be tied to gnd. the fan heatsink receives a pwm signal from the motherboard from the 4th pin of the connector labeled as control. the boxed processor's fanheat sink requires a constant +12 v supplied to pin 2 and does not support variable voltage control or 3-pin pwm control. the power header on the baseboard must be positioned to allow the fan heatsink power cable to reach it. the power header identification and location should be documented in the platform documentation, or on the system board itself. figure 7-6 shows the location of the fan power connector relative to the processor socket. the baseboard power header should be positioned within 1 10 mm [4.33 inches] from the center of the processor socket. figure 7-5. boxed processor fan heatsink power cable connector description pin signal 12 34 1 2 3 4 gnd +12 v sense control straight square pin, 4-pin terminal housing with polarizing ribs and friction locking ramp. 0.100" pitch, 0.025" square pin width. match with straight pin, friction lock header on mainboard.
quad-core intel? xeon? processor 3200 series datasheet 91 boxed processor specifications 7.3 thermal specifications this section describes the cooling requirements of the fan heatsink solution used by the boxed processor. 7.3.1 boxed processor cooling requirements the boxed processor may be directly cooled with a fan heatsink. however, meeting the processor's temperature specification is also a function of the thermal design of the entire system, and ultimately the responsib ility of the system integrator. the processor temperature specification is in chapter 5 . the boxed processor fan heatsink is able to keep the processor temperature within the specifications (see ta b l e 5 - 1 ) in chassis that provide good thermal management. for the boxed processor fan heatsink to operate table 7-1. fan heatsink powe r and signal specifications description min typ max unit notes +12 v: 12-volt fan power supply 11.4 12 12.6 v - ic: - maximum fan steady-state current draw - average fan steady-state current draw - maximum fan start-up current draw - fan start-up current draw maximum duration ? ? ? ? 1.2 0.5 2.2 1.0 ? ? ? ? a a a second - sense: sense frequenc y ? 2 ? pulses per fan revolution 1 notes: 1. baseboard should pull this pin up to 5 v with a resistor. control 21 25 28 hz 2, 3 2. open drain type, pulse width modulated. 3. fan will have pull-up resistor to 4.75 v maximum of 5.25 v. figure 7-6. baseboard power header plac ement relative to processor socket
boxed processor specifications 92 quad-core intel? xeon? processor 3200 series datasheet properly, it is critical that the airflow prov ided to the fan heatsink is unimpeded. airflow of the fan heatsink is into the center and ou t of the sides of the fan heatsink. airspace is required around the fan to ensure that the airflow through the fan heatsink is not blocked. blocking the airflow to the fan heatsink reduces the cooling efficiency and decreases fan life. figure 7-7 and figure 7-8 illustrate an acceptable airspace clearance for the fan heatsink. the air temperature ente ring the fan should be kept below 39oc. again, meeting the processor's temperature specification is the responsibility of the system integrator. figure 7-7. boxed processor fan heatsink ai rspace keepout requirements (side 1 view)
quad-core intel? xeon? processor 3200 series datasheet 93 boxed processor specifications 7.3.2 fan speed control operation the boxed processor fan heatsink is designed to operate continuously at full speed to allow maximum user control over fan speed. the fan speed can be controlled by hardware and software from the motherboard. this is accomplished by varying the duty cycle of the control signal on the 4th pin (see ta b l e 7 - 1 ). the motherboard must have a 4-pin fan header and must be designed with a fan speed controller with pwm output and digital thermometer measuremen t capabilities. for more information on specific motherboard requirements for 4-wire based fan speed control see the quad- core intel ? xeon ? processor 3200 series thermal and mechanical design guidelines . the internal chassis temperature should be kept below 39oc. meeting the processor's temperature specification (see chapter 5 ) is the responsibility of the system integrator. the motherboard must supply a constant +1 2 v to the processor's power header to ensure proper operation of the fan for the boxed processor. see ta b l e 7 - 1 for specific requirements. figure 7-8. boxed processor fan heatsink airspace keepout requirements (side 2 view)
boxed processor specifications 94 quad-core intel? xeon? processor 3200 series datasheet
quad-core intel? xeon? processor 3200 series datasheet 95 debug tools specifications 8 debug tools specifications 8.1 logic analyzer interface (lai) intel is working with two logic analyzer ve ndors to provide logic analyzer interfaces (lais) for use in debugging systems. tektronix and agilent should be contacted to get specific information about their logic analyz er interfaces. the following information is general in nature. specific information mu st be obtained from the logic analyzer vendor. due to the complexity of systems, the lai is critical in providing the ability to probe and capture fsb signals. there are two sets of considerations to keep in mind when designing a r system that can make use of an lai: mechanical and electrical. 8.1.1 mechanical considerations the lai is installed between the processor socket and the processor. the lai lands plug into the processor socket, while the processor lands plug into a socket on the lai. cabling that is part of the lai egresses the system to allow an electrical connection between the processor and a logic analyzer. the maximum volume occupied by the lai, known as the keepout volume, as well as the cable egress restrictions, should be obtained from the logic analyzer vendor. system designers must make sure that the keepout volume remains unobstructed inside the system. note that it is possible that the keepout volume reserved for the lai may differ from the space normally occupied by the processor?s heatsink. if this is the case, the logic analyzer vendor will provide a cooling solution as part of the lai. 8.1.2 electrical considerations the lai will also affect the electrical performanc e of the fsb; therefore, it is critical to obtain electrical load models from each of the logic analyzers to be able to run system level simulations to prove that their tool will work in the system. contact the logic analyzer vendor for electrical specifications and load models for the lai solution it provides.
debug tools specifications 96 quad-core intel? xeon? processor 3200 series datasheet


▲Up To Search▲   

 
Price & Availability of 316133-001

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X